TMP91C824
91C824-33
2008-02-20
c. STOP
mode
When STOP mode is selected, all internal circuits stop, including the internal
oscillator pin status in STOP mode depends on the settings in the SYSCR2<DRVE>
register. Table 3.3.6, Table 3.3.7 summarizes the state of these pins in STOP mode.
After STOP mode has been cleared system clock output starts when the warm-up
time has elapsed, in order to allow oscillation to stabilize. After STOP mode has been
cleared, either NORMAL mode or SLOW mode can be selected using the
SYSCR0<RSYSCK> register. Therefore, <RSYSCK>, <RXEN> and <RXTEN> must
be set See the sample warm-up times in Table 3.3.5.
Figure 3.3.8 illustrates the timing for clearance of the STOP mode halt state by an
interrupt.
Figure 3.3.8
Timing Chart for STOP Mode Halt State Cleared by Interrupt
Table 3.3.5 Sample Warm-up Times after Clearance of STOP Mode
at f
OSCH
=
33 MHz, fs
=
32.768 kHz
SYSCR2<WUPTM1:0>
SYSCR0
<RSYSCK>
01 (2
8
) 10
(2
14
) 11
(2
16
)
0 (fc)
8
µ
s
0.496 ms
1.986 ms
1 (fs)
7.8 ms
500 ms
2000 ms
Interrupt for
release
Warm-up
time
STOP
mode
X1
A0 to A23
RD
WR
D0 to D15
Data
Data