TMP91C824
91C824-40
2008-02-20
Table 3.4.1 TMP91C824 Interrupt Vectors Table
Default
Priority
Type
Interrupt Source and Source of Micro DMA
Request
Vector
Value (V)
Vector
Reference
Address
Micro DMA
Start Vector
1
Reset or “SWI 0” instruction
0000H
FFFF00H
−
2
“SWI 1” instruction
0004H
FFFF04H
−
3 INTUNDEF:
Illegal instruction or “SWI 2” instruction
0008H
FFFF08H
−
4
“SWI 3” instruction
000CH
FFFF0CH
−
5
“SWI 4” instruction
0010H
FFFF10H
−
6
“SWI 5” instruction
0014H
FFFF14H
−
7
“SWI 6” instruction
0018H
FFFF18H
−
8
“SWI 7” instruction
001CH
FFFF1CH
−
9
NMI pin
0020H FFFF20H
−
10
Non maskable
INTWD: Watchdog timer
0024H
FFFF24H
−
−
Micro DMA (MDMA)
−
−
−
11 INT0
pin
0028H
FFFF28H
0AH
12 INT1
pin
002CH
FFFF2CH
0BH
13 INT2
pin
0030H
FFFF30H
0CH
14 INT3
pin
0034H
FFFF34H
0DH
15
INTALM0: ALM0 (8 kHz)
0038H
FFFF38H
0EH
16
INTALM1: ALM1 (512 Hz)
003CH
FFFF3CH
0FH
17
INTALM2: ALM2 (64 Hz)
0040H
FFFF40H
10H
18
INTALM3: ALM3 (2 Hz)
0044H
FFFF44H
11H
19
INTALM4: ALM4 (1 Hz)
0048H
FFFF48H
12H
20 INTTA0:
8-bit
timer
0
004CH
FFFF4CH
13H
21 INTTA1:
8-bit
timer
1
0050H
FFFF50H
14H
22
INTTA2: 8-bit timer 2
0054H
FFFF54H
15H
23 INTTA3:
8-bit
timer
3
0058H
FFFF58H
16H
24
INTRX0: Serial reception (Channel 0)
005CH
FFFF5CH
17H
25
INTTX0: Serial transmission (Channel 0)
0060H
FFFF60H
18H
26
INTRX1: Serial reception (Channel 1)
0064H
FFFF64H
19H
27
INTTX1: Serial transmission (Channel 1)
0068H
FFFF68H
1AH
28 INTAD:
AD
conversion
end
006CH
FFFF6CH
1BH
29
INTRTC: RTC (Alarm interrupt)
0074H
FFFF74H
1DH
30 INTSBI:
SBI
interrupt
0078H
FFFF78H
1EH
31
INTP0:
Protect 0 (WR to special SFR)
0080H
FFFF80H
20H
32
INTP1:
Protect 1 (WR to ROM)
0084H
FFFF84H
21H
33
INTTC0: Micro DMA end (Channel 0)
0088H
FFFF88H
−
34
INTTC1: Micro DMA end (Channel 1)
008CH
FFFF8CH
−
35
INTTC2: Micro DMA end (Channel 2)
0090H
FFFF90H
−
36
INTTC3: Micro DMA end (Channel 3)
0094H
FFFF94H
−
Maskable
(Reserved)
:
(Reserved)
0098H
:
00FCH
FFFF98H
:
FFFFFCH
−
:
−