Instruction Fetch
C674x
Fixed/Floating Point CPU
Register
File A
Register
File B
Cache Control
Memory Protect
Bandwidth Mgmt
L1P
256
Cache Control
Memory Protect
Bandwidth Mgmt
L1D
64
64
8 x 32
32K Bytes
L1D RAM/
Cache
32K Bytes
L1P RAM/
Cache
256
Cache Control
Memory Protect
Bandwidth Mgmt
L2
256K Bytes
L2 RAM
256
Boot ROM
256
CFG
MDMA
SDMA
EMC
Power Down
Interrupt
Controller
IDMA
256
256
256
256
256
64
High
Performance
Switch Fabric
64
64
64
Configuration
Peripherals
Bus
32
OMAP-L137
SPRS563G – SEPTEMBER 2008 – REVISED JUNE 2014
www.ti.com
3.4
DSP Subsystem
The DSP Subsystem includes the following features:
•
C674x DSP CPU
•
32KB L1 Program (L1P)/Cache (up to 32KB)
•
32KB L1 Data (L1D)/Cache (up to 32KB)
•
256KB Unified Mapped RAM/Cache (L2)
•
Boot ROM (cannot be used for application code)
•
Little endian
Figure 3-1. C674x Megamodule Block Diagram
12
Device Overview
Copyright © 2008–2014, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Links:
OMAP-L137
Содержание OMAP-L137 EVM
Страница 221: ......