OMAP-L137
SPRS563G – SEPTEMBER 2008 – REVISED JUNE 2014
www.ti.com
6.23.3 I2C Electrical Data/Timing
6.23.3.1 Inter-Integrated Circuit (I2C) Timing
Table 6-91
and
Table 6-92
assume testing over recommended operating conditions (see
Figure 6-63
and
Figure 6-64
).
Table 6-91. I2C Input Timing Requirements
No.
PARAMETER
MIN
MAX
UNIT
Standard Mode
10
1
t
c(SCL)
Cycle time, I2Cx_SCL
μ
s
Fast Mode
2.5
Standard Mode
4.7
2
t
su(SCLH-SDAL)
Setup time, I2Cx_SCL high before I2Cx_SDA low
μ
s
Fast Mode
0.6
Standard Mode
4
3
t
h(SCLL-SDAL)
Hold time, I2Cx_SCL low after I2Cx_SDA low
μ
s
Fast Mode
0.6
Standard Mode
4.7
4
t
w(SCLL)
Pulse duration, I2Cx_SCL low
μ
s
Fast Mode
1.3
Standard Mode
4
5
t
w(SCLH)
Pulse duration, I2Cx_SCL high
μ
s
Fast Mode
0.6
Standard Mode
250
6
t
su(SDA-SCLH)
Setup time, I2Cx_SDA before I2Cx_SCL high
ns
Fast Mode
100
Standard Mode
0
7
t
h(SDA-SCLL)
Hold time, I2Cx_SDA after I2Cx_SCL low
μ
s
Fast Mode
0
0.9
Standard Mode
4.7
8
t
w(SDAH)
Pulse duration, I2Cx_SDA high
μ
s
Fast Mode
1.3
Standard Mode
1000
9
t
r(SDA)
Rise time, I2Cx_SDA
ns
Fast Mode
20 + 0.1C
b
300
Standard Mode
1000
10
t
r(SCL)
Rise time, I2Cx_SCL
ns
Fast Mode
20 + 0.1C
b
300
Standard Mode
300
11
t
f(SDA)
Fall time, I2Cx_SDA
ns
Fast Mode
20 + 0.1C
b
300
Standard Mode
300
12
t
f(SCL)
Fall time, I2Cx_SCL
ns
Fast Mode
20 + 0.1C
b
300
Standard Mode
4
13
t
su(SCLH-SDAH)
Setup time, I2Cx_SCL high before I2Cx_SDA high
μ
s
Fast Mode
0.6
Standard Mode
N/A
14
t
w(SP)
Pulse duration, spike (must be suppressed)
ns
Fast Mode
0
50
Standard Mode
400
15
C
b
Capacitive load for each bus line
pF
Fast Mode
400
176
Peripheral Information and Electrical Specifications
Copyright © 2008–2014, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Links:
OMAP-L137
Содержание OMAP-L137 EVM
Страница 221: ......