UHPI_HAS
(D)
UHPI_HCNTL[1:0]
UHPI_HR/W
UHPI_HHWIL
UHPI_HSTROBE
(A)(C)
UHPI_HCS
UHPI_HD[15:0]
(input)
UHPI_HRDY
(B)
2
1
2
1
1
2
2
1
2
1
1
2
3
4
3
1
1
12
18
13
5
18
5
1
1
12
13
2nd Half-Word
1st Half-Word
OMAP-L137
www.ti.com
SPRS563G – SEPTEMBER 2008 – REVISED JUNE 2014
A.
UHPI_HSTROBE refers to the following logical operation on UHPI_HCS, UHPI_HDS1, and UHPI_HDS2:
[NOT(UHPI_HDS1 XOR UHPI_HDS2)] OR UHPI_HCS.
B.
Depending on the type of write or read operation (HPID without auto-incrementing; HPIA, HPIC, or HPID with auto-
incrementing) and the state of the FIFO, transitions on UHPI_HRDY may or may not occur.
C.
UHPI_HCS reflects typical UHPI_HCS behavior when UHPI_HSTROBE assertion is caused by UHPI_HDS1 or
UHPI_HDS2. UHPI_HCS timing requirements are reflected by parameters for UHPI_HSTROBE.
D.
he diagram above assumes UHPI_HAS has been pulled high.
Figure 6-69. UHPI Write Timing (UHPI_HAS Not Used, Tied High)
Copyright © 2008–2014, Texas Instruments Incorporated
Peripheral Information and Electrical Specifications
195
Submit Documentation Feedback
Product Folder Links:
OMAP-L137
Содержание OMAP-L137 EVM
Страница 221: ......