OMAP-L137
www.ti.com
SPRS563G – SEPTEMBER 2008 – REVISED JUNE 2014
Table 6-60. Additional
(1)
SPI0 Master Timings, 5-Pin Option
(2) (3)
No.
PARAMATER
MIN
MAX
UNIT
Polarity = 0, Phase = 0,
0.5t
c(SPC)M
+ P + 5
from SPI0_CLK falling
Max delay for slave to
Polarity = 0, Phase = 1,
P + 5
deassert SPI0_ENA after final from SPI0_CLK falling
18
t
d(SPC_ENA)M
SPI0_CLK edge to ensure
ns
Polarity = 1, Phase = 0,
master does not begin the
0.5t
c(SPC)M
+ P + 5
from SPI0_CLK rising
next transfer.
(4)
Polarity = 1, Phase = 1,
P + 5
from SPI0_CLK rising
Polarity = 0, Phase = 0,
0.5t
c(SPC)M
+ P - 3
from SPI0_CLK falling
Polarity = 0, Phase = 1,
Delay from final SPI0_CLK
P - 3
from SPI0_CLK falling
edge to
20
t
d(SPC_SCS)M
ns
master deasserting
Polarity = 1, Phase = 0,
0.5t
c(SPC)M
+ P -3
SPI0_SCS
(5) (6)
from SPI0_CLK rising
Polarity = 1, Phase = 1,
P - 3
from SPI0_CLK rising
Max delay for slave SPI to drive SPI0_ENA valid after
21
t
d(SCSL_ENAL)M
master asserts SPI0_SCS to delay the
C2 P
ns
master from beginning the next transfer,
Polarity = 0, Phase = 0,
2P -5
to SPI0_CLK rising
Polarity = 0, Phase = 1,
0.5t
c(SPC)M
+ 2P -5
to SPI0_CLK rising
Delay from SPI0_SCS active
22
t
d(SCS_SPC)M
ns
to first SPI0_CLK
(7) (8) (9)
Polarity = 1, Phase = 0,
2P -5
to SPI0_CLK falling
Polarity = 1, Phase = 1,
0.5t
c(SPC)M
+ 2P -5
to SPI0_CLK falling
Polarity = 0, Phase = 0,
3P + 3.6
to SPI0_CLK rising
Polarity = 0, Phase = 1,
0.5t
c(SPC)M
+ 3P + 3.6
Delay from assertion of
to SPI0_CLK rising
23
t
d(ENA_SPC)M
SPI0_ENA low to first
ns
Polarity = 1, Phase = 0,
SPI0_CLK edge.
(10)
3P + 3.6
to SPI0_CLK falling
Polarity = 1, Phase = 1,
0.5t
c(SPC)M
+ 3P + 3.6
to SPI0_CLK falling
(1)
These parameters are in addition to the general timings for SPI master modes (
Table 6-57
).
(2)
P = SYSCLK2 period
(3)
Figure shows only Polarity = 0, Phase = 0 as an example. Table gives parameters for all four master clocking modes.
(4)
In the case where the master SPI is ready with new data before SPI0_ENA deassertion.
(5)
Except for modes when SPIDAT1.CSHOLD is enabled and there is additional data to transmit. In this case, SPI0_SCS will remain
asserted.
(6)
This delay can be increased under software control by the register bit field SPIDELAY.T2CDELAY[4:0].
(7)
If SPI0_ENA is asserted immediately such that the transmission is not delayed by SPI0_ENA.
(8)
In the case where the master SPI is ready with new data before SPI0_SCS assertion.
(9)
This delay can be increased under software control by the register bit field SPIDELAY.C2TDELAY[4:0].
(10) If SPI0_ENA was initially deasserted high and SPI0_CLK is delayed.
Copyright © 2008–2014, Texas Instruments Incorporated
Peripheral Information and Electrical Specifications
135
Submit Documentation Feedback
Product Folder Links:
OMAP-L137
Содержание OMAP-L137 EVM
Страница 221: ......