Reduced Power Modes
2-36
Note:
Idle State Clock Control Bit
If the idle state clock control bit is set and the ARM bit is clear, the only event
that can wake the C6xx after an IDLE instruction is a hardware RESET low-
to-high. When at sleep, the device will not respond to the input ports, nor to
the internal timers.
Table 2–3. Programmable Bits Needed to Control Reduced Power Modes
→
deeper sleep
…
relatively less power
→
Control Bit
Label for
Control Bit
LIGHT
MID
DEEP
Idle state clock control
bit 10
ClkSpdCtrl register (0x3D)
A
0
1
1
Enable reference oscillator
bit 09 : CRO or
bit 08 : RTO
ClkSpdCtrl register (0x3D)
B
1
1
0
ARM
bit 14
IntGenCtrl register (0x38)
C
0
1
1
Enable PDM pulsing
bit 02
DAC Control register (0x34)
D
Should be cleared before any IDLE instruction.
IDLE instruction
(executes the mode)
E
Same instruction is used to engage any of the modes.
PLL multiplier
bits 07 through 00
ClkSpdCtrl register (0x3D)
F
Programmed value is 0
…
255 .
Содержание MSP50C6xx
Страница 1: ...MSP50C6xx Mixed Signal Processor User s Guide Mixed Signal Products SPSU014A Printed on Recycled Paper...
Страница 6: ...vi...
Страница 14: ...xiv...
Страница 24: ...1 10...
Страница 296: ...Instruction Set Summay 4 210 Assembly Language Instructions...
Страница 332: ...Implementation Details 5 36 R7 Return Addr Return Addr Param 2 Param 2 Param 1 Param 1 R5 Stack data Function call...
Страница 366: ...6 12...