14
SLAS826F – MARCH 2015 – REVISED MARCH 2017
Product Folder Links:
Terminal Configuration and Functions
Copyright © 2015–2017, Texas Instruments Incorporated
Table 4-1. Pin Attributes (continued)
PIN NO.
(1)
SIGNAL NAME
(2) (3)
SIGNAL
TYPE
(4)
BUFFER TYPE
(5)
POWER
SOURCE
(6)
RESET
STATE
AFTER POR
(7)
PZ
ZXH
RGC
56
H9
N/A
P4.0 (RD)
I/O
LVCMOS
DVCC
OFF
A13
I
Analog
DVCC
N/A
57
H8
N/A
P4.1 (RD)
I/O
LVCMOS
DVCC
OFF
A12
I
Analog
DVCC
N/A
58
G7
33
P4.2 (RD)
I/O
LVCMOS
DVCC
OFF
ACLK
O
LVCMOS
DVCC
N/A
TA2CLK
I
LVCMOS
DVCC
N/A
A11
I
Analog
DVCC
N/A
59
G8
34
P4.3 (RD)
I/O
LVCMOS
DVCC
OFF
MCLK
O
LVCMOS
DVCC
N/A
RTCCLK
O
LVCMOS
DVCC
N/A
A10
I
Analog
DVCC
N/A
60
G9
35
P4.4 (RD)
I/O
LVCMOS
DVCC
OFF
HSMCLK
O
LVCMOS
DVCC
N/A
SVMHOUT
O
LVCMOS
DVCC
N/A
A9
I
Analog
DVCC
N/A
61
F7
36
P4.5 (RD)
I/O
LVCMOS
DVCC
OFF
A8
I
Analog
DVCC
N/A
62
F8
37
P4.6 (RD)
I/O
LVCMOS
DVCC
OFF
A7
I
Analog
DVCC
N/A
63
F9
38
P4.7 (RD)
I/O
LVCMOS
DVCC
OFF
A6
I
Analog
DVCC
N/A
64
E7
39
P5.0 (RD)
I/O
LVCMOS
DVCC
OFF
A5
I
Analog
DVCC
N/A
65
E8
40
P5.1 (RD)
I/O
LVCMOS
DVCC
OFF
A4
I
Analog
DVCC
N/A
66
E9
41
P5.2 (RD)
I/O
LVCMOS
DVCC
OFF
A3
I
Analog
DVCC
N/A
67
D7
42
P5.3 (RD)
I/O
LVCMOS
DVCC
OFF
A2
I
Analog
DVCC
N/A
68
D8
43
P5.4 (RD)
I/O
LVCMOS
DVCC
OFF
A1
I
Analog
DVCC
N/A
69
C8
44
P5.5 (RD)
I/O
LVCMOS
DVCC
OFF
A0
I
Analog
DVCC
N/A
70
D9
45
P5.6 (RD)
I/O
LVCMOS
DVCC
OFF
TA2.1
I/O
LVCMOS
DVCC
N/A
VREF+
O
Analog
DVCC
N/A
VeREF+
I
Analog
DVCC
N/A
C1.7
I
Analog
DVCC
N/A
71
C9
46
P5.7 (RD)
I/O
LVCMOS
DVCC
OFF
TA2.2
I/O
LVCMOS
DVCC
N/A
VREF-
O
Analog
DVCC
N/A
VeREF-
I
Analog
DVCC
N/A
C1.6
I
Analog
DVCC
N/A
72
E6
47
DVSS2
–
Power
N/A
N/A
73
C6
48
DVCC2
–
Power
N/A
N/A