11
SLAS826F – MARCH 2015 – REVISED MARCH 2017
Product Folder Links:
Terminal Configuration and Functions
Copyright © 2015–2017, Texas Instruments Incorporated
(1)
N/A = not available on this package
(2)
(RD) indicates the reset default signal name for that pin.
(3)
To determine the pin mux encodings for each pin, see
Input/Output Diagrams
.
(4)
Signal Types: I = Input, O = Output, I/O = Input or Output, P = power
(5)
Buffer Types: see
for details
(6)
The power source shown in this table is the I/O power source, which may differ from the module power source.
(7)
Reset States:
OFF = High-impedance with Schmitt trigger and pullup or pulldown (if available) disabled
PD = High-impedance input with pulldown enabled
PU = High-impedance input with pullup enabled
N/A = Not applicable
4.2
Pin Attributes
describes the attributes of the pins.
Table 4-1. Pin Attributes
PIN NO.
(1)
SIGNAL NAME
(2) (3)
SIGNAL
TYPE
(4)
BUFFER TYPE
(5)
POWER
SOURCE
(6)
RESET
STATE
AFTER POR
(7)
PZ
ZXH
RGC
1
N/A
N/A
P10.1 (RD)
I/O
LVCMOS
DVCC
OFF
UCB3CLK
I/O
LVCMOS
DVCC
N/A
2
N/A
N/A
P10.2 (RD)
I/O
LVCMOS
DVCC
OFF
UCB3SIMO
I/O
LVCMOS
DVCC
N/A
UCB3SDA
I/O
LVCMOS
DVCC
N/A
3
N/A
N/A
P10.3 (RD)
I/O
LVCMOS
DVCC
OFF
UCB3SOMI
I/O
LVCMOS
DVCC
N/A
UCB3SCL
I/O
LVCMOS
DVCC
N/A
4
A1
1
P1.0 (RD)
I/O
LVCMOS
DVCC
OFF
UCA0STE
I/O
LVCMOS
DVCC
N/A
5
B1
2
P1.1 (RD)
I/O
LVCMOS
DVCC
OFF
UCA0CLK
I/O
LVCMOS
DVCC
N/A
6
C4
3
P1.2 (RD)
I/O
LVCMOS
DVCC
OFF
UCA0RXD
I
LVCMOS
DVCC
N/A
UCA0SOMI
I/O
LVCMOS
DVCC
N/A
7
D4
4
P1.3 (RD)
I/O
LVCMOS
DVCC
OFF
UCA0TXD
O
LVCMOS
DVCC
N/A
UCA0SIMO
I/O
LVCMOS
DVCC
N/A
8
D3
5
P1.4 (RD)
I/O
LVCMOS
DVCC
OFF
UCB0STE
I/O
LVCMOS
DVCC
N/A
9
C1
6
P1.5 (RD)
I/O
LVCMOS
DVCC
OFF
UCB0CLK
I/O
LVCMOS
DVCC
N/A
10
D1
7
P1.6 (RD)
I/O
LVCMOS
DVCC
OFF
UCB0SIMO
I/O
LVCMOS
DVCC
N/A
UCB0SDA
I/O
LVCMOS
DVCC
N/A
11
E1
8
P1.7 (RD)
I/O
LVCMOS
DVCC
OFF
UCB0SOMI
I/O
LVCMOS
DVCC
N/A
UCB0SCL
I/O
LVCMOS
DVCC
N/A
12
C2
9
VCORE
–
Power
DVCC
N/A
13
D2
10
DVCC1
–
Power
N/A
N/A
14
E2
11
VSW
–
Power
N/A
N/A
15
F2
12
DVSS1
–
Power
N/A
N/A
16
E4
13
P2.0 (RD)
I/O
LVCMOS
DVCC
OFF
PM_UCA1STE
I/O
LVCMOS
DVCC
N/A