130
SLAS826F – MARCH 2015 – REVISED MARCH 2017
Product Folder Links:
Detailed Description
Copyright © 2015–2017, Texas Instruments Incorporated
Table 6-48. TA2 Signal Connections
DEVICE INPUT PIN OR INTERNAL
SIGNAL
MODULE INPUT
SIGNAL
MODULE
BLOCK
MODULE
OUTPUT SIGNAL
DEVICE OUTPUT PIN OR
INTERNAL SIGNAL
P4.2/ACLK/TA2CLK/A11
TACLK
Timer
N/A
N/A
ACLK (internal)
ACLK
SMCLK (internal)
SMCLK
From Capacitive Touch I/O 0
(internal)
INCLK
P8.1/UCB3CLK/TA2.0/C0.0
CCI0A
CCR0
TA0
P8.1/UCB3CLK/TA2.0/C0.0
TA2_C0 (internal)
DV
SS
CCI0B
DV
SS
GND
DV
CC
V
CC
P5.6/TA2.1/VREF+/VeREF+/C1.7
CCI1A
CCR1
TA1
P5.6/TA2.1/VREF+/VeREF+/C1.7
TA2_C1 (internal)
ADC14 (internal)
ADC14SHSx = {5}
ACLK (internal)
CCI1B
DV
SS
GND
DV
CC
V
CC
P5.7/TA2.2/VREF-/VeREF-/C1.6
CCI2A
CCR2
TA2
P5.7/TA2.2/VREF-/VeREF-/C1.6
TA2_C2 (internal)
ADC14 (internal)
ADC14SHSx = {6}
C0OUT (internal)
CCI2B
DV
SS
GND
DV
CC
V
CC
P6.6/TA2.3/UCB3SIMO/UCB3SDA/C
1.1
CCI3A
CCR3
TA3
P6.6/TA2.3/UCB3SIMO/
UCB3SDA/C1.1
TA2_C3 (internal)
TA3_C3 (internal)
CCI3B
DV
SS
GND
DV
CC
V
CC
P6.7/TA2.4/UCB3SOMI/UCB3SCL/C
1.0
CCI4A
CCR4
TA4
P6.7/TA2.4/UCB3SOMI/
UCB3SCL/C1.0
TA2_C4 (internal)
From Capacitive Touch I/O 0
(internal)
CCI4B
DV
SS
GND
DV
CC
V
CC