![Texas Instruments CC2533 Скачать руководство пользователя страница 14](http://html.mh-extra.com/html/texas-instruments/cc2533/cc2533_user-manual_1094592014.webp)
25-6.
Address Structure for Basic Mode
.....................................................................................
25-7.
RAM-Based Registers in RAM Page 5
................................................................................
25-8.
Register Settings for Different CRCs
..................................................................................
25-9.
Register Settings for Some Commonly Used CRCs, Assuming Initialization With All 1s
......................
25-10. Supported Modulation Formats, Data Rates, and Deviations
......................................................
25-11. Segments for Holding ACK Payload for Each Address Entry
......................................................
25-12. Commands From MCU to LL Engine via
RFST
Register
..........................................................
25-13. Timer 2 Capture Settings
...............................................................................................
25-14. End-of-Task Causes
.....................................................................................................
25-15. Recommended RAM Register Settings for Start Tone
..............................................................
25-16. Interrupt and Counter Operation for Received Messages
..........................................................
25-17. Interrupt and Counter Operation for Received Messages
..........................................................
25-18. End-of-Receive Tasks
...................................................................................................
25-19. Interrupt and Counter Operation for Received ACK Packets
......................................................
25-20. End-of-Transmit Tasks
..................................................................................................
25-21. Additional Reasons for End-of-Transmit on Clear-Channel Tasks
................................................
25-22. Packet-Sniffer Modes of Operation
....................................................................................
25-23. XREG Register Overview
...............................................................................................
25-24. Registers That Should Be Updated From Their Default Value, Bit Rates 1 Mbps and Lower
.................
25-25. Registers That Should Be Updated From Their Default Value, Bit Rate 2 Mbps
...............................
14
List of Tables
SWRU191C
–
April 2009
–
Revised January 2012
Copyright
©
2009
–
2012, Texas Instruments Incorporated