TCP201 User Manual Issue 1.4
Page 5 of 35
Table of Figures
FIGURE 1-1 : BLOCK DIAGRAM......................................................................................................................6
FIGURE 2-1 : TECHNICAL SPECIFICATION...................................................................................................7
FIGURE 3-1 : PCI CONFIGURATION REGISTER MAP ..................................................................................9
FIGURE 3-2 : LOCAL CONFIGURATION REGISTERS.................................................................................13
FIGURE 3-3 : PCI9030 CONFIGURATION EEPROM CONTENT .................................................................14
FIGURE 3-4 : INTEL CPU VIEW.....................................................................................................................16
FIGURE 3-5 : POWERPC CPU VIEW ............................................................................................................17
FIGURE 3-6 : INTEL CPU VIEW WITH TCP201 SWITCHED TO BIG ENDIAN............................................18
FIGURE 3-7 : POWERPC CPU VIEW WITH TCP201 SWITCHED TO BIG ENDIAN ...................................19
FIGURE 3-8 : PCI TO LOCAL BYTE LANE SWAPPING ...............................................................................20
FIGURE 4-1 : PCI9030 LOCAL SPACE ASSIGNMENT.................................................................................21
FIGURE 4-2 : LOCAL SPACE 0 ADDRESS MAP ..........................................................................................22
FIGURE 4-3 : LOCAL SPACE 1 ADDRESS MAP (IP A-D ID, INT, I/O SPACE)............................................22
FIGURE 4-4 : LOCAL SPACE 2 ADDRESS MAP (IP A-D MEMORY SPACE 16 BIT) ..................................23
FIGURE 4-5 : LOCAL SPACE 3 ADDRESS MAP (IP A-D MEMORY SPACE 8 BIT) ....................................24
FIGURE 4-6 : REVISION ID REGISTER (PCI BASE ADDRESS 2 + 0X00) ..................................................24
FIGURE 4-7 : IP A CONTROL REGISTER (PCI BASE ADDRESS 2 + 0X02)...............................................25
FIGURE 4-8 : IP B CONTROL REGISTER (PCI BASE ADDRESS 2 + 0X04)...............................................26
FIGURE 4-9 : IP C CONTROL REGISTER (PCI BASE ADDRESS 2 +0X06) ...............................................27
FIGURE 4-10: IP D CONTROL REGISTER (PCI BASE ADDRESS 2 + 0X08) .............................................28
FIGURE 4-11: IP RESET REGISTER (PCI BASE ADDRESS 2 + 0X0A) ......................................................29
FIGURE 4-12: IP STATUS REGISTER (PCI BASE ADDRESS 2 + 0X0C)....................................................31
FIGURE 5-1 : IP STROBE SIGNAL ................................................................................................................32
FIGURE 6-1 : I/O PIN ORDER ........................................................................................................................33
FIGURE 7-1 : IP ACK LED ..............................................................................................................................34
FIGURE 7-2 : IP POWER LED........................................................................................................................34
FIGURE 8-1 : IP J1 LOGIC INTERFACE PIN ASSIGNMENT........................................................................35