TCP201 User Manual Issue 1.4
Page 28 of 35
Bit
Name
Description
15 (MSB) -
14 -
13 -
12 -
11 -
10 -
9 -
8 -
Read:
Always 0
Write:
No effect, should be written with 0's
7
INT1_EN
0 : IP D interrupt 1 disabled
1 : IP D interrupt 1 enabled
6
INT0_EN
0 : IP D interrupt 0 disabled
1 : IP D interrupt 0 enabled
5
INT1_SENSE 0 : IP D interrupt 1 level sensitive
1 : IP D interrupt 1 edge sensitive
4
INT0_SENSE 0 : IP D interrupt 0 level sensitive
1 : IP D interrupt 0 edge sensitive
3
ERR_INT_EN 0 : IP D error interrupt disabled
1 : IP D error interrupt enabled
2
TIME_INT_EN 0 : IP D timeout interrupt disabled
1 : IP D timeout interrupt enabled
1
RECOVER
0 : IP D recover time disabled
1 : IP D recover time enabled
0 (LSB)
CLKRATE
0 : IP D clock rate 8 MHz
1 : IP D clock rate 32 MHz
Figure 4-10: IP D Control Register (PCI Base Address 2 + 0x08)