HAN Pilot Platform
Demonstration Manual
89
www.terasic.com
September 6, 2019
13.
Type 99 followed by an ENTER key to exit this test program.
Development Tools
Quartus Prime 18.0 Standard Edition
Visual C++ 2012
Demonstration Source Code Location
Quartus Project: Demonstrations\PCIE_DDR4
Visual C++ Project: Demonstrations\PCIe_SW_KIT\Windows\PCIe_DDR4
FPGA Application Design
shows the system block diagram in the FPGA system. In the Qsys, Altera PIO
controller is used to control the LED and monitor the Button Status, and the On-Chip memory is
used for performing DMA testing. The PIO controllers and the On-Chip memory are connected to
the PCI Express Hard IP controller through the Memory-Mapped Interface.
Figure 5-24 Hardware block diagram of the PCIe_DDR4 reference design
Windows Based Application Software Design
The application software project is built by Visual C++ 2012. The project includes the following
major files:
NAME
Description
PCIE_FUNDAMENTAL.cpp Main program
PCIE.c
Implement dynamically load for TERAISC_PCIE_AVMM.DLL
Содержание HAN Pilot Platform
Страница 1: ......
Страница 92: ...HAN Pilot Platform Demonstration Manual 91 www terasic com September 6 2019...