DE10-Standard
User Manual
33
www.terasic.com
January 19, 2017
HSMC_RX_D_P[6]
PIN_H8
LVDS RX bit 6 or CMOS I/O
Depend on JP3
HSMC_RX_D_P[7]
PIN_F9
LVDS RX bit 7 or CMOS I/O
Depend on JP3
HSMC_RX_D_P[8]
PIN_F11
LVDS RX bit 8 or CMOS I/O
Depend on JP3
HSMC_RX_D_P[9]
PIN_B6
LVDS RX bit 9 or CMOS I/O
Depend on JP3
HSMC_RX_D_P[10]
PIN_E9
LVDS RX bit 10 or CMOS I/O
Depend on JP3
HSMC_RX_D_P[11]
PIN_E12
LVDS RX bit 11 or CMOS I/O
Depend on JP3
HSMC_RX_D_P[12]
PIN_D11
LVDS RX bit 12 or CMOS I/O
Depend on JP3
HSMC_RX_D_P[13]
PIN_C13
LVDS RX bit 13 or CMOS I/O
Depend on JP3
HSMC_RX_D_P[14]
PIN_F13
LVDS RX bit 14 or CMOS I/O
Depend on JP3
HSMC_RX_D_P[15]
PIN_H14
LVDS RX bit 15 or CMOS I/O
Depend on JP3
HSMC_RX_D_P[16]
PIN_F15
LVDS RX bit 16 or CMOS I/O
Depend on JP3
HSMC_TX_D_N[0]
PIN_A8
LVDS TX bit 0n or CMOS I/O
Depend on JP3
HSMC_TX_D_N[1]
PIN_D7
LVDS TX bit 1n or CMOS I/O
Depend on JP3
HSMC_TX_D_N[2]
PIN_F6
LVDS TX bit 2n or CMOS I/O
Depend on JP3
HSMC_TX_D_N[3]
PIN_C5
LVDS TX bit 3n or CMOS I/O
Depend on JP3
HSMC_TX_D_N[4]
PIN_C4
LVDS TX bit 4n or CMOS I/O
Depend on JP3
HSMC_TX_D_N[5]
PIN_E2
LVDS TX bit 5n or CMOS I/O
Depend on JP3
HSMC_TX_D_N[6]
PIN_D4
LVDS TX bit 6n or CMOS I/O
Depend on JP3
HSMC_TX_D_N[7]
PIN_B3
LVDS TX bit 7n or CMOS I/O
Depend on JP3
HSMC_TX_D_N[8]
PIN_D1
LVDS TX bit 8n or CMOS I/O
Depend on JP3
HSMC_TX_D_N[9]
PIN_C2
LVDS TX bit 9n or CMOS I/O
Depend on JP3
HSMC_TX_D_N[10]
PIN_B1
LVDS TX bit 10n or CMOS I/O
Depend on JP3
HSMC_TX_D_N[11]
PIN_A3
LVDS TX bit 11n or CMOS I/O
Depend on JP3
HSMC_TX_D_N[12]
PIN_A5
LVDS TX bit 12n or CMOS I/O
Depend on JP3
HSMC_TX_D_N[13]
PIN_B7
LVDS TX bit 13n or CMOS I/O
Depend on JP3
HSMC_TX_D_N[14]
PIN_B8
LVDS TX bit 14n or CMOS I/O
Depend on JP3
HSMC_TX_D_N[15]
PIN_B11
LVDS TX bit 15n or CMOS I/O
Depend on JP3
HSMC_TX_D_N[16]
PIN_A13
LVDS TX bit 16n or CMOS I/O
Depend on JP3
HSMC_TX_D_P[0]
PIN_A9
LVDS TX bit 0 or CMOS I/O
Depend on JP3
HSMC_TX_D_P[1]
PIN_E8
LVDS TX bit 1 or CMOS I/O
Depend on JP3
HSMC_TX_D_P[2]
PIN_G7
LVDS TX bit 2 or CMOS I/O
Depend on JP3
HSMC_TX_D_P[3]
PIN_D6
LVDS TX bit 3 or CMOS I/O
Depend on JP3
HSMC_TX_D_P[4]
PIN_D5
LVDS TX bit 4 or CMOS I/O
Depend on JP3
HSMC_TX_D_P[5]
PIN_E3
LVDS TX bit 5 or CMOS I/O
Depend on JP3
HSMC_TX_D_P[6]
PIN_E4
LVDS TX bit 6 or CMOS I/O
Depend on JP3
HSMC_TX_D_P[7]
PIN_C3
LVDS TX bit 7 or CMOS I/O
Depend on JP3
HSMC_TX_D_P[8]
PIN_E1
LVDS TX bit 8 or CMOS I/O
Depend on JP3
HSMC_TX_D_P[9]
PIN_D2
LVDS TX bit 9 or CMOS I/O
Depend on JP3
HSMC_TX_D_P[10]
PIN_B2
LVDS TX bit 10 or CMOS I/O
Depend on JP3
HSMC_TX_D_P[11]
PIN_A4
LVDS TX bit 11 or CMOS I/O
Depend on JP3
HSMC_TX_D_P[12]
PIN_A6
LVDS TX bit 12 or CMOS I/O
Depend on JP3
HSMC_TX_D_P[13]
PIN_C7
LVDS TX bit 13 or CMOS I/O
Depend on JP3
HSMC_TX_D_P[14]
PIN_C8
LVDS TX bit 14 or CMOS I/O
Depend on JP3
HSMC_TX_D_P[15]
PIN_C12
LVDS TX bit 15 or CMOS I/O
Depend on JP3
HSMC_TX_D_P[16]
PIN_B13
LVDS TX bit 16 or CMOS I/O
Depend on JP3
Содержание DE10-Standard
Страница 1: ...DE10 Standard User Manual 1 www terasic com January 19 2017 ...
Страница 7: ...DE10 Standard User Manual 6 www terasic com January 19 2017 ...
Страница 105: ...DE10 Standard User Manual 104 www terasic com January 19 2017 Figure 6 14 LCD display for the LCD Demonstration ...
Страница 121: ...DE10 Standard User Manual 120 www terasic com January 19 2017 Figure 8 4 Select Devices page ...