DE10-Standard
User Manual
71
www.terasic.com
January 19, 2017
Figure 5-7 Display of progress and result for the SDRAM test in Nios II
5
5
.
.
5
5
S
S
D
D
R
R
A
A
M
M
T
T
e
e
s
s
t
t
i
i
n
n
V
V
e
e
r
r
i
i
l
l
o
o
g
g
DE10-Standard system CD offers another SDRAM test with its test code written in Verilog HDL.
The memory size of the SDRAM bank tested is still 64MB.
Function Block Diagram
Figure 5-8
shows the function block diagram of this demonstration. The SDRAM controller uses 50
MHz as a reference clock and generates 100 MHz as the memory clock.
Figure 5-8 Block diagram of the SDRAM test in Verilog
RW_test module writes the entire memory with a test sequence first before comparing the data read
Содержание DE10-Standard
Страница 1: ...DE10 Standard User Manual 1 www terasic com January 19 2017 ...
Страница 7: ...DE10 Standard User Manual 6 www terasic com January 19 2017 ...
Страница 105: ...DE10 Standard User Manual 104 www terasic com January 19 2017 Figure 6 14 LCD display for the LCD Demonstration ...
Страница 121: ...DE10 Standard User Manual 120 www terasic com January 19 2017 Figure 8 4 Select Devices page ...