DE10-Standard
User Manual
23
www.terasic.com
January 19, 2017
Figure 3-13 Block diagram of the clock distribution on DE10-Standard
Table 3-5 Pin Assignment of Clock Inputs
Signal Name
FPGA Pin No.
Description
I/O Standard
CLOCK_50
PIN_AF14
50 MHz clock input
3.3V
CLOCK2_50
PIN_AA16
50 MHz clock input
3.3V
CLOCK3_50
PIN_Y26
50 MHz clock input
3.3V
CLOCK4_50
PIN_K14
50 MHz clock input
3.3V
HPS_CLOCK1_25
PIN_D25
25 MHz clock input
3.3V
HPS_CLOCK2_25
PIN_F25
25 MHz clock input
3.3V
3
3
.
.
6
6
P
P
e
e
r
r
i
i
p
p
h
h
e
e
r
r
a
a
l
l
s
s
C
C
o
o
n
n
n
n
e
e
c
c
t
t
e
e
d
d
t
t
o
o
t
t
h
h
e
e
F
F
P
P
G
G
A
A
This section describes the interfaces connected to the FPGA. Users can control or monitor different
interfaces with user logic from the FPGA.
3.6.1
User Push-buttons, Switches and LEDs
The board has four push-buttons connected to the FPGA, as shown in
Figure 3-14
Connections
between the push-buttons and the Cyclone V SoC FPGA
. Schmitt trigger circuit is implemented and act
Содержание DE10-Standard
Страница 1: ...DE10 Standard User Manual 1 www terasic com January 19 2017 ...
Страница 7: ...DE10 Standard User Manual 6 www terasic com January 19 2017 ...
Страница 105: ...DE10 Standard User Manual 104 www terasic com January 19 2017 Figure 6 14 LCD display for the LCD Demonstration ...
Страница 121: ...DE10 Standard User Manual 120 www terasic com January 19 2017 Figure 8 4 Select Devices page ...