![Terasic DE10-Standard Скачать руководство пользователя страница 42](http://html.mh-extra.com/html/terasic/de10-standard/de10-standard_user-manual_1088534042.webp)
DE10-Standard
User Manual
41
www.terasic.com
January 19, 2017
Figure 3-26 Connection between the FPGA and IR emitter LED
Table 3-22 Pin Assignment of IR Emitter LED
Signal Name
FPGA Pin No.
Description
I/O Standard
IRDA_TXD
PIN_W21
IR Emitter
3.3V
3.6.11
SDRAM Memory
The board features 64MB of SDRAM with a single 64MB (32Mx16) SDRAM chip. The chip
consists of 16-bit data line, control line, and address line connected to the FPGA. This chip uses the
3.3V LVCMOS signaling standard. Connections between the FPGA and SDRAM are shown in
Figure 3-27
, and the pin assignment is listed in
Table 3-19
.
Содержание DE10-Standard
Страница 1: ...DE10 Standard User Manual 1 www terasic com January 19 2017 ...
Страница 7: ...DE10 Standard User Manual 6 www terasic com January 19 2017 ...
Страница 105: ...DE10 Standard User Manual 104 www terasic com January 19 2017 Figure 6 14 LCD display for the LCD Demonstration ...
Страница 121: ...DE10 Standard User Manual 120 www terasic com January 19 2017 Figure 8 4 Select Devices page ...