![Terasic DE10-Standard Скачать руководство пользователя страница 28](http://html.mh-extra.com/html/terasic/de10-standard/de10-standard_user-manual_1088534028.webp)
DE10-Standard
User Manual
27
www.terasic.com
January 19, 2017
LEDR[1]
PIN_AB23
LED [1]
3.3V
LEDR[2]
PIN_AC23
LED [2]
3.3V
LEDR[3]
PIN_AD24
LED [3]
3.3V
LEDR[4]
PIN_AG25
LED [4]
3.3V
LEDR[5]
PIN_AF25
LED [5]
3.3V
LEDR[6]
PIN_AE24
LED [6]
3.3V
LEDR[7]
PIN_AF24
LED [7]
3.3V
LEDR[8]
PIN_AB22
LED [8]
3.3V
LEDR[9]
PIN_AC22
LED [9]
3.3V
3.6.2
7-segment Displays
The DE10-Standard board has six 7-segment displays. These displays are paired to display numbers
in various sizes.
Figure 3-18
shows the connection of seven segments (common anode) to pins on
Cyclone V SoC FPGA. The segment can be turned on or off by applying a low logic level or high
logic level from the FPGA, respectively.
Each segment in a display is indexed from 0 to 6, with corresponding positions given in
Figure
3-18
.
Table 3-9
shows the pin assignment of FPGA to the 7-segment displays.
Figure 3-18 Connections between the 7-segment display HEX0 and the Cyclone V SoC FPGA
Table 3-9 Pin Assignment of 7-segment Displays
Signal Name
FPGA Pin No.
Description
I/O Standard
HEX0[0]
PIN_W17
Seven Segment Digit 0[0]
3.3V
HEX0[1]
PIN_V18
Seven Segment Digit 0[1]
3.3V
HEX0[2]
PIN_AG17
Seven Segment Digit 0[2]
3.3V
HEX0[3]
PIN_AG16
Seven Segment Digit 0[3]
3.3V
HEX0[4]
PIN_AH17
Seven Segment Digit 0[4]
3.3V
HEX0[5]
PIN_AG18
Seven Segment Digit 0[5]
3.3V
Содержание DE10-Standard
Страница 1: ...DE10 Standard User Manual 1 www terasic com January 19 2017 ...
Страница 7: ...DE10 Standard User Manual 6 www terasic com January 19 2017 ...
Страница 105: ...DE10 Standard User Manual 104 www terasic com January 19 2017 Figure 6 14 LCD display for the LCD Demonstration ...
Страница 121: ...DE10 Standard User Manual 120 www terasic com January 19 2017 Figure 8 4 Select Devices page ...