CXD5602 User Manual
-
949/1010
-
SFC_HCLK
RW
[7]
1
Clock enable for AHB synchronous
bridge between SYSTEM Bus and SPI
Flash Controller
Reserved
RW
[6]
0
Reserved
I2CM_SUB
RW
[5]
0
Clock enable for I2C2
SPIM
RW
[4]
0
Indicated as CG(SUB04) in
Clock enable for SPI0
UART1
RW
[3]
0
Clock enable for UART1
AHB_DMAC3
RW
[2]
0
Clock enable for SYSUBDMAC
COM_BRG
RW
[1]
0
Clock enable for AHB asynchronous
bridge master of I2C2, UART1, and SPI0
AHB_BRG_COM
IF
RW
[0]
0
Clock enable for AHB asynchronous
bridge slave of I2C2, UART1, and SPI0
3.14.3.6
Reset and Control
3.14.3.6.1
SYSIOP Reset Configuration Diagram
Figure SYSIOP Clock and Reset Control-117 SYSIOP Reset Configuration Diagramshows the reset configuration
diagram of SYSIOP.
Содержание CXD5602
Страница 1: ...CXD5602 User Manual 1 1010 CXD5602 User Manual ...
Страница 36: ...CXD5602 User Manual 36 1010 2 3 Block Diagram Figure Block Diagram 1 CXD5602 Block Diagram ...
Страница 144: ...CXD5602 User Manual 144 1010 GNSS_RAMMODE_SEL 0x3F000FFF SRAM GNSS BB 0 5 ON ...
Страница 835: ...CXD5602 User Manual 835 1010 enable disable ...
Страница 1007: ...CXD5602 User Manual 1007 1010 Revision History Date Revision Description 2019 07 05 1 0 0 Initial version ...