CXD5602 User Manual
-
914/1010
-
ADSP5
ADSP4
ADSP3
ADSP2
ADSP0
ADSP1
Application Processor
128
Cortex-M4
(PID2)
IRQ
NMI
WDT
WDTRES
WDTINT
Interrupt input
Register
128
Cortex-M4
(PID3)
IRQ
NMI
Interrupt input
Register
128
Cortex-M4
(PID4)
IRQ
NMI
Interrupt input
Register
128
Cortex-M4
(PID5)
IRQ
NMI
Interrupt input
Register
128
Cortex-M4
(PID6)
IRQ
NMI
Interrupt input
Register
128
Cortex-M4
(PID7)
IRQ
NMI
Interrupt input
Register
WDT
WDTRES
WDTINT
WDT
WDTRES
WDTINT
WDT
WDTRES
WDTINT
WDT
WDTRES
WDTINT
WDT
WDTRES
WDTINT
WD_TIM_RES[5:0]
to System and I/O Processor
Figure APP-105 WDTRES Connection
All the WDTRES signal status of the ADSP can be confirmed by reading the registers.
Содержание CXD5602
Страница 1: ...CXD5602 User Manual 1 1010 CXD5602 User Manual ...
Страница 36: ...CXD5602 User Manual 36 1010 2 3 Block Diagram Figure Block Diagram 1 CXD5602 Block Diagram ...
Страница 144: ...CXD5602 User Manual 144 1010 GNSS_RAMMODE_SEL 0x3F000FFF SRAM GNSS BB 0 5 ON ...
Страница 835: ...CXD5602 User Manual 835 1010 enable disable ...
Страница 1007: ...CXD5602 User Manual 1007 1010 Revision History Date Revision Description 2019 07 05 1 0 0 Initial version ...