CXD5602 User Manual
-
339/1010
-
3.9.12.3.16
{0x5054} SINGLE_EXE Details
Table SCU (Sensor Control Unit)-124
Local Address: 0x5054
Register Type: RW (read/write)
Reset Value: 0x00000000
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
Reserved
R
EQ
9
R
EQ
8
R
EQ
7
R
EQ
6
R
EQ
5
R
EQ
4
R
EQ
3
R
EQ
2
R
E
Q1
R
EQ
0
Bits
Name
Type
Reset
Value
Description
31..10 Reserved RO
0x0000
00
Reserved
9
REQ9
WO 0x0
By writing “1”, Sequencer 9’s execution request is issued only once.
When the corresponding START_ENABLE bit is “0”, this register is
not active.
When SEQ_MODE9 is “2” or “3”, this set value is referred.
8
REQ8
WO 0x0
By writing
“
1”, Sequencer 8’s execution request is issued only once.
When the corresponding START_ENABLE bit is “0”, this register is
not active.
When SEQ_MODE8 is “2” or “3”, this set value is referred.
7
REQ7
WO 0x0
By writing
“
1”, Sequencer 7’s execution request is issued only once.
When the corresponding START_ENABLE bit is “0”, this register is
not active.
When SEQ_MODE7 is “2” or “3”, this set value is referred.
6
REQ6
WO 0x0
By writing
“
1”, Sequencer 6’s execution request is issued only once.
When the corresponding START_ENABLE bit is “0”, this register is
not active.
When SEQ_MODE6 is “2” or “3”, this set value is referred.
5
REQ5
WO 0x0
By writing
“
1”, Sequencer 5’s execution request is issued only once.
When the corresponding START_ENABLE bit is “0”, this register is
not active.
When SEQ_MODE5 is “2” or “3”, this set value is referred.
Содержание CXD5602
Страница 1: ...CXD5602 User Manual 1 1010 CXD5602 User Manual ...
Страница 36: ...CXD5602 User Manual 36 1010 2 3 Block Diagram Figure Block Diagram 1 CXD5602 Block Diagram ...
Страница 144: ...CXD5602 User Manual 144 1010 GNSS_RAMMODE_SEL 0x3F000FFF SRAM GNSS BB 0 5 ON ...
Страница 835: ...CXD5602 User Manual 835 1010 enable disable ...
Страница 1007: ...CXD5602 User Manual 1007 1010 Revision History Date Revision Description 2019 07 05 1 0 0 Initial version ...