CXD5602 User Manual
-
886/1010
-
3.11.2.3
Clock supply Start and Stop
3.11.2.3.1
Clock Supply Start
Perform the following control to start supplying the UARTCLK clock and PCLK clock to the UART1.
1.
Clock supply start to the AHB/APB Bus Bridge
SYSIOP_SUB_CKEN.COM_BRG
=1'b1
SYSIOP_SUB_CKEN.AHB_BRG_COMIF
=1'b1
2.
Reset release
SWRESET_BUS.XRST_UART1
=1'b1
3.
Clock supply start
SYSIOP_SUB_CKEN.COM_UART_PCLK
=1'b1
SYSIOP_SUB_CKEN.UART1
=1'b1
3.11.2.3.2
Clock Supply Stop
Perform the following control to stop supplying the UARTCLK clock and PCLK clock to the UART1.
1.
Clock supply stop
SYSIOP_SUB_CKEN.COM_UART_PCLK
=1'b0
SYSIOP_SUB_CKEN.UART1
=1'b0
3.11.3
UART2
3.11.3.1
Register List
Table UART-765 shows a register list of the UART2.
Table UART-741 UART2 Register List
Address
Register Name
Type
Description
Initial
Value
0x0E103000
|
0x0E103048
-
0x0E10304C
|
0x0E1033FC
Reserved
RO
Reserved
0x0
Содержание CXD5602
Страница 1: ...CXD5602 User Manual 1 1010 CXD5602 User Manual ...
Страница 36: ...CXD5602 User Manual 36 1010 2 3 Block Diagram Figure Block Diagram 1 CXD5602 Block Diagram ...
Страница 144: ...CXD5602 User Manual 144 1010 GNSS_RAMMODE_SEL 0x3F000FFF SRAM GNSS BB 0 5 ON ...
Страница 835: ...CXD5602 User Manual 835 1010 enable disable ...
Страница 1007: ...CXD5602 User Manual 1007 1010 Revision History Date Revision Description 2019 07 05 1 0 0 Initial version ...