CXD5602 User Manual
-
95/1010
-
Table General Purpose Input/Output (GPIO)-23 Correspondence of I/O Pins to Setting Values (SYS Group)
Selected Pin
Name
Setting
Value
Selected Pin
Name
Setting
Value
Selected Pin
Name
Setting
Value
Selected Pin
Name
Setting
Value
P10_00
0
P16_00
16
-
32
P1l_01
48
P10_01
1
P16_01
17
-
33
-
49
P11_00
2
P17_00
18
-
34
-
50
P12_00
3
P17_01
19
-
35
-
51
P13_00
4
P18_00
20
P1e_00
36
-
52
P14_00
5
P18_01
21
P1f_00
37
-
53
-
6
P18_02
22
P1g_00
38
-
54
-
7
P18_03
23
P1h_00
39
-
55
-
8
P19_00
24
P1i_00
40
-
56
-
9
P19_01
25
P1i_01
41
-
57
-
10
P00_00
26
P1i_02
42
-
58
-
11
P00_01
27
P1j_00
43
-
59
-
12
P01_00
28
P1j_01
44
-
60
-
13
P01_01
29
P1k_00
45
-
61
-
14
P02_00
30
P1k_01
46
-
62
-
15
P03_00
31
P1l_00
47
-
(default)
63
Table General Purpose Input/Output (GPIO)-24 I/O Pin Selection (APP Group)
Address
Register
Name
Bit Field
Name
Type
Bit
Initial
Value
Description
0x04101490
IOCAPP_INTSEL0
Reserved
RO
[31:30]
0
Reserved
SEL3
RW
[29:24]
63
assigns an I/O pin to an external signal (APPGPI3)
Reserved
RO
[23:22]
0
Reserved
SEL2
RW
[21:16]
63
assigns an I/O pin to an external signal (APPGPI2)
Reserved
RO
[15:14]
0
Reserved
SEL1
RW
[13:8]
63
assigns an I/O pin to an external signal (APPGPI1)
Reserved
RO
[7:6]
0
Reserved
SEL0
RW
[5:0]
63
assigns an I/O pin to an external signal (APPGPI0)
0x04101494
IOCAPP_INTSEL1
Reserved
RO
[31:14]
0
Reserved
SEL5
RW
[13:8]
63
assigns an I/O pin to an external signal (APPGPI5)
Reserved
RO
[7:6]
0
Reserved
SEL4
RW
[5:0]
63
assigns an I/O pin to an external signal (APPGPI4)
Содержание CXD5602
Страница 1: ...CXD5602 User Manual 1 1010 CXD5602 User Manual ...
Страница 36: ...CXD5602 User Manual 36 1010 2 3 Block Diagram Figure Block Diagram 1 CXD5602 Block Diagram ...
Страница 144: ...CXD5602 User Manual 144 1010 GNSS_RAMMODE_SEL 0x3F000FFF SRAM GNSS BB 0 5 ON ...
Страница 835: ...CXD5602 User Manual 835 1010 enable disable ...
Страница 1007: ...CXD5602 User Manual 1007 1010 Revision History Date Revision Description 2019 07 05 1 0 0 Initial version ...