SN32F280 Series
32-Bit Cortex-M0 Micro-Controller
SONiX TECHNOLOGY CO., LTD
Page 139
Version 1.1
in-dependently set to perform either as PWM output or as match output whose function is controlled by
register.
For CT16B1, a maximum of 12 single edge controlled PWM outputs can be selected on the CT16B1_PWMCTRL[11:0]
outputs. One additional match register determines the PWM cycle length. When a match occurs in any of the other
match registers, the PWM output is set to HIGH. The timer is reset by the match register that is configured to set the
PWM cycle length. When the timer is reset to zero, all currently HIGH match outputs configured as PWM outputs are
cleared.
Bit
Name
Description
Attribute
Reset
31:12
Reserved
-
R
0
11
PWM11EN
PWM11 enable
0: CT16Bn_PWM11 is controlled by EMC11.
1: PWM mode is enabled for CT16Bn_PWM11.
R/W
0
10
PWM10EN
PWM10 enable
0: CT16Bn_PWM10 is controlled by EMC10.
1: PWM mode is enabled for CT16Bn_PWM10.
R/W
0
9
PWM9EN
PWM9 enable
0: CT16Bn_PWM9 is controlled by EMC9.
1: PWM mode is enabled for CT16Bn_PWM9.
R/W
0
8
PWM8EN
PWM8 enable
0: CT16Bn_PWM8 is controlled by EMC8.
1: PWM mode is enabled for CT16Bn_PWM8.
R/W
0
7
PWM7EN
PWM7 enable
0: CT16Bn_PWM7 is controlled by EMC7.
1: PWM mode is enabled for CT16Bn_PWM7.
R/W
0
6
PWM6EN
PWM6 enable
0: CT16Bn_PWM6 is controlled by EMC6.
1: PWM mode is enabled for CT16Bn_PWM6.
R/W
0
5
PWM5EN
PWM5 enable
0: CT16Bn_PWM5 is controlled by EMC5.
1: PWM mode is enabled for CT16Bn_PWM5.
R/W
0
4
PWM4EN
PWM4 enable
0: CT16Bn_PWM4 is controlled by EMC4.
1: PWM mode is enabled for CT16Bn_PWM4.
R/W
0
3
PWM3EN
PWM3 enable
0: CT16Bn_PWM3 is controlled by EMC3.
1: PWM mode is enabled for CT16Bn_PWM3.
R/W
0
2
PWM2EN
PWM2 enable
0: CT16Bn_PWM2 is controlled by EMC2.
1: PWM mode is enabled for CT16Bn_PWM2.
R/W
0
1
PWM1EN
PWM1 enable
0: CT16Bn_PWM1 is controlled by EMC1.
1: PWM mode is enabled for CT16Bn_PWM1.
R/W
0
0
PWM0EN
PWM0 enable
0: CT16Bn_PWM0 is controlled by EMC0.
1: PWM mode is enabled for CT16Bn_PWM0.
R/W
0
10.8.27 CT16Bn PWM IO Enable register (CT16Bn_PWMIOENB) (n=1)
Address Offset: 0xA4
The PWM Control register is used to configure the match outputs as PWM outputs. Each match output can be
in-dependently set to perform either as PWM output or as match output whose function is controlled by
register.
For CT16B1, a maximum of 12 single edge controlled PWM outputs can be selected on the CT16Bn_PWMCTRL[11:0]
outputs. One additional match register determines the PWM cycle length. When a match occurs in any of the other
match registers, the PWM output is set to HIGH. The timer is reset by the match register that is configured to set the
PWM cycle length. When the timer is reset to zero, all currently HIGH match outputs configured as PWM outputs are
cleared.
Содержание SN32F280 Series
Страница 222: ...SN32F280 Series 32 Bit Cortex M0 Micro Controller SONiX TECHNOLOGY CO LTD Page 222 Version 1 1 A1D16...
Страница 263: ...SN32F280 Series 32 Bit Cortex M0 Micro Controller SONiX TECHNOLOGY CO LTD Page 263 Version 1 1 26 2 LQFP 64 PIN...
Страница 264: ...SN32F280 Series 32 Bit Cortex M0 Micro Controller SONiX TECHNOLOGY CO LTD Page 264 Version 1 1 26 3 LQFP 48 PIN...