SN32F280 Series
32-Bit Cortex-M0 Micro-Controller
SONiX TECHNOLOGY CO., LTD
Page 138
Version 1.1
00: PWM mode 1
PWM8 is 0 when TC<MR8 during Up-counting period
01: PWM mode 2
PWM8 is 1 when TC<MR8 during Up-counting period
10: PWM8 is forced to 0.
11: PWM8 is forced to 1.
15:14
PWM7M0DE[1:0]
PWM7 output mode
00: PWM mode 1
PWM7 is 0 when TC<MR7 during Up-counting period
01: PWM mode 2
PWM7 is 1 when TC<MR7 during Up-counting period
10: PWM7 is forced to 0.
11: PWM7 is forced to 1.
R/W
0
13:12
PWM6M0DE[1:0]
PWM6 output mode
00: PWM mode 1
PWM6 is 0 when TC<MR6 during Up-counting period
01: PWM mode 2
PWM6 is 1 when TC<MR6 during Up-counting period
10: PWM6 is forced to 0.
11: PWM6 is forced to 1.
R/W
0
11:10
PWM5MODE[1:0]
PWM5 output
00: PWM mode 1
PWM5 is 0 when TC<MR5 during Up-counting period
01: PWM mode 2
PWM5 is 1 when TC<MR5 during Up-counting period
10: PWM5 is forced to 0.
11: PWM5 is forced to 1.
R/W
0
9:8
PWM4MODE[1:0]
PWM4 output
00: PWM mode 1
PWM4 is 0 when TC<MR4 during Up-counting period
01: PWM mode 2
PWM4 is 1 when TC<MR4 during Up-counting period
10: PWM4 is forced to 0.
11: PWM4 is forced to 1.
R/W
0
7:6
PWM3M0DE[1:0]
PWM3 output mode
00: PWM mode 1
PWM3 is 0 when TC<MR3 during Up-counting period
01: PWM mode 2
PWM3 is 1 when TC<MR3 during Up-counting period
10: PWM3 is forced to 0.
11: PWM3 is forced to 1.
R/W
0
5:4
PWM2M0DE[1:0]
PWM2 output mode
00: PWM mode 1
PWM2 is 0 when TC<MR2 during Up-counting period
01: PWM mode 2
PWM2 is 1 when TC<MR2 during Up-counting period
10: PWM2 is forced to 0.
11: PWM2 is forced to 1.
R/W
0
3:2
PWM1M0DE[1:0]
PWM1 output mode
00: PWM mode 1
PWM1 is 0 when TC<MR1 during Up-counting period
01: PWM mode 2
PWM1 is 1 when TC<MR1 during Up-counting period
10: PWM1 is forced to 0.
11: PWM1 is forced to 1.
R/W
0
1:0
PWM0M0DE[1:0]
PWM0 output mode
00: PWM mode 1
PWM0 is 0 when TC<MR0 during Up-counting period
01: PWM mode 2
PWM0 is 1 when TC<MR0 during Up-counting period
10: PWM0 is forced to 0.
11: PWM0 is forced to 1.
R/W
0
10.8.26 CT16Bn PWM Enable register (CT16Bn_PWMENB) (n=1)
Address Offset: 0xA0
The PWM Control register is used to configure the match outputs as PWM outputs. Each match output can be
Содержание SN32F280 Series
Страница 222: ...SN32F280 Series 32 Bit Cortex M0 Micro Controller SONiX TECHNOLOGY CO LTD Page 222 Version 1 1 A1D16...
Страница 263: ...SN32F280 Series 32 Bit Cortex M0 Micro Controller SONiX TECHNOLOGY CO LTD Page 263 Version 1 1 26 2 LQFP 64 PIN...
Страница 264: ...SN32F280 Series 32 Bit Cortex M0 Micro Controller SONiX TECHNOLOGY CO LTD Page 264 Version 1 1 26 3 LQFP 48 PIN...