SN32F280 Series
32-Bit Cortex-M0 Micro-Controller
SONiX TECHNOLOGY CO., LTD
Page 141
Version 1.1
0: No interrupt on match channel 9
1: Interrupt requirements met on match channel 9.
4
CAP0IF
Interrupt flag for capture channel 0.
0: No interrupt on CAP0
1: Interrupt requirements met on CAP0.
R
0
3
MR3IF
Interrupt flag for match channel 3.
0: No interrupt on match channel 3
1: Interrupt requirements met on match channel 3.
R
0
2
MR2IF
Interrupt flag for match channel 2.
0: No interrupt on match channel 2
1: Interrupt requirements met on match channel 2.
R
0
1
MR1IF
Interrupt flag for match channel 1.
0: No interrupt on match channel 1
1: Interrupt requirements met on match channel 1.
R
0
0
MR0IF
Interrupt flag for match channel 0.
0: No interrupt on match channel 0
1: Interrupt requirements met on match channel 0.
R
0
10.8.29 T16Bn Timer Raw Interrupt Status register (CT16Bn_RIS) (n=3,4)
Address Offset: 0xA8
This register indicates the raw status for Timer/PWM interrupts. A Timer/PWM interrupt is sent to the interrupt controller
if the corresponding bit in the CT16Bn_IE register is set.
Bit
Name
Description
Attribute
Reset
31:6
Reserved
R
0
5
MR9IF
Interrupt flag for match channel 9.
0: No interrupt on match channel 9.
1: Interrupt requirements met on match channel 9.
R
0
4
CAP0IF
Interrupt flag for capture channel 0.
0: No interrupt on CAP0.
1: Interrupt requirements met on CAP0.
R
0
3:2
Reserved
R
0
1
MR1IF
Interrupt flag for match channel 1.
0: No interrupt on match channel 1.
1: Interrupt requirements met on match channel 1.
R
0
0
MR0IF
Interrupt flag for match channel 0.
0: No interrupt on match channel 0.
1: Interrupt requirements met on match channel 0.
R
0
10.8.30 CT16Bn Timer Raw Interrupt Status register (CT16Bn_RIS) (n=1)
Address Offset: 0xA8
This register indicates the raw status for Timer/PWM interrupts. A Timer/PWM interrupt is sent to the interrupt controller
if the corresponding bit in the CT16Bn_IE register is set.
Bit
Name
Description
Attribute
Reset
31:26
Reserved
R
0
13
CAP0IF
Interrupt flag for capture channel 0.
0: No interrupt on CAP0.
1: Interrupt requirements met on CAP0.
R
0
12
MR12IF
Interrupt flag for match channel 12.
0: No interrupt on match channel 12.
1: Interrupt requirements met on match channel 12.
R
0
Содержание SN32F280 Series
Страница 222: ...SN32F280 Series 32 Bit Cortex M0 Micro Controller SONiX TECHNOLOGY CO LTD Page 222 Version 1 1 A1D16...
Страница 263: ...SN32F280 Series 32 Bit Cortex M0 Micro Controller SONiX TECHNOLOGY CO LTD Page 263 Version 1 1 26 2 LQFP 64 PIN...
Страница 264: ...SN32F280 Series 32 Bit Cortex M0 Micro Controller SONiX TECHNOLOGY CO LTD Page 264 Version 1 1 26 3 LQFP 48 PIN...