
S i M 3 L 1 x x
Rev 1.1
57
PB0.0
Standard I/O
4
VIO
INT0.0
WAKE.0
ADC0.20
VREF
CMP0P.0
PB0.1
Standard I/O
3
VIO
INT0.1
WAKE.1
ADC0.21
VREFGND
CMP0N.0
PB0.2
Standard I/O
2
VIO
INT0.2
WAKE.2
ADC0.22
CMP1P.0
XTAL2
PB0.3
Standard I/O
1
VIO
INT0.3
WAKE.3
ADC0.23
CMP1N.0
XTAL1
PB0.4
Standard I/O
80
VIO
INT0.4
WAKE.4
ADC0.0
CMP0P.1
IDAC0
PB0.5
Standard I/O
79
VIO
INT0.5
WAKE.5
ACCTR0_STOP0
ACCTR0_IN0
PB0.6
Standard I/O
78
VIO
INT0.6
WAKE.6
ACCTR0_STOP1
ACCTR0_IN1
PB0.7
Standard I/O
77
VIO
INT0.7
WAKE.7
ACCTR0_LCIN0
PB0.8
Standard I/O
76
VIO
LPT0T0
LPT0OUT0
INT0.8
WAKE.8
ACCTR0_LCIN1
Table
6.1.
Pin Definitions and Alternate Functions for SiM3L1x7 (Continued)
Pin Name
Type
Pin Numbers (TQFP-80)
I/O V
oltage Domain
Crossbar Capability
Port Match
LCD Interface
Output T
oggle Logic
External T
rigger Inputs /
Digital Functions
Analog Functions
Содержание SiM3L1xx
Страница 2: ...2 Rev 1 1 ...
Страница 55: ...SiM3L1xx Rev 1 1 55 6 Pin Definitions 6 1 SiM3L1x7 Pin Definitions Figure 6 1 SiM3L1x7 GQ Pinout ...
Страница 62: ...SiM3L1xx 62 Rev 1 1 6 2 SiM3L1x6 Pin Definitions Figure 6 2 SiM3L1x6 GQ Pinout ...
Страница 63: ...SiM3L1xx Rev 1 1 63 Figure 6 3 SiM3L1x6 GM Pinout ...
Страница 69: ...SiM3L1xx Rev 1 1 69 6 3 SiM3L1x4 Pin Definitions Figure 6 4 SiM3L1x4 GM Pinout ...
Страница 74: ...SiM3L1xx 74 Rev 1 1 6 4 TQFP 80 Package Specifications Figure 6 5 TQFP 80 Package Drawing ...
Страница 81: ...SiM3L1xx Rev 1 1 81 6 6 TQFP 64 Package Specifications Figure 6 9 TQFP 64 Package Drawing ...
Страница 89: ...SiM3L1xx Rev 1 1 89 Figure 7 3 SiM3L1x4 GM Revision Information ...