Preliminary Rev. 0.9 7/14
Copyright © 2014 by Silicon Laboratories
Si5341/40
This information applies to a product under development. Its characteristics and specifications are subject to change without notice.
S i 5 3 4 1 / 4 0
L
O W
- J
I T T E R
, 1 0 - O
U T P U T
, A
N Y
- F
R E Q U E N C Y
, A
N Y
- O
U T P U T
C
L O C K
G
E N E R A T O R
Features
Applications
Description
The any-frequency, any-output Si5341/40 clock generators combine a wide-band
PLL with proprietary MultiSynth fractional synthesizer technology to offer a
versatile and high performance clock generator platform. This highly flexible
architecture is capable of synthesizing a wide range of integer and non-integer
related frequencies up to 800 MHz on 10 differential clock outputs while
delivering sub-100 fs rms phase jitter performance and 0 ppm error. Each of the
clock outputs can be assigned its own format and output voltage enabling the
Si5341/40 to replace multiple clock ICs and oscillators with a single device
making it a true “clock tree in a chip”.
The Si5341/40 can be quickly and easily configured using ClockBuilder Pro
software. Custom part numbers are automatically assigned using a
for fast, free, and easy factory programming, or the Si5341/40
can be programmed in-circuit via I
2
C and SPI serial interface.
Generates free-running or
synchronous output clocks
MultiSynth™ technology enables
any-frequency synthesis on any-
output with 0 ppm frequency
accuracy with respect to the input
Highly configurable outputs
compatible with LVDS, LVPECL,
LVCMOS, HCSL, or programmable
voltage swing and common mode
Excellent jitter: <100 fs RMS typ
Input frequency range:
External crystal: 25, 48-54 MHz
Differential clock: 10 to 750 MHz
LVCMOS clock: 10 to 250 MHz
Output frequency range:
Differential: 100 Hz to 800 MHz
LVCMOS: 100 Hz to 250 MHz
Output-output skew: <100 ps
Adjustable output-output delay
Optional zero delay mode
Independent glitchless on-the-fly
output frequency changes
DCO mode with frequency
increment and decrement as low as
0.001 ppb/step
Core voltage:
V
DD
: 1.8 V ±5%
V
DDA
: 3.3 V ±5%
Independent output supply pins:
3.3V, 2.5V, or 1.8V
Built-in power supply filtering
Status monitoring: LOS, LOL
Serial Interface: I
2
C or SPI (3-wire
or 4-wire)
In-circuit programmable with non-
volatile OTP memory (2x
programmable)
ClockBuilder Pro
TM
software utility
simplifies device configuration and
assigns customer part numbers
Si5341
: 4 input, 10 output, 64 QFN
Si5340
: 4 input, 4 output, 44 QFN
Temperature range: –40 to +85 °C
Pb-free, RoHS-6 compliant
Clock tree generation replacing
XOs, buffers, signal format
translators
Any-frequency synchronous clock
translation
Clocking for FPGAs, processors,
memory
Ethernet switches/routers
OTN framers/mappers/processors
Test equipment & instrumentation
Broadcast video
Ordering Information:
See section 7
Pin Assignments
GND
Pad
IN1
IN1
IN_SEL0
IN_SEL1
SYNC
RST
X1
XA
XB
X2
OE
INTR
VDDA
IN2
IN2
SCLK
A0
/C
S
SDA
/SD
IO
A1
/S
DO
VDD
RSV
D
RSV
D
V
DDO
0
OU
T
0
OU
T
0
FDE
C
OU
T
1
OU
T
1
V
DDO
2
OU
T
2
OU
T
2
FINC
LOL
VDD
OUT6
OUT6
VDDO6
OUT5
OUT5
VDDO5
I2C_SEL
OUT4
OUT4
VDDO4
OUT3
OUT3
VDDO3
VD
DO
7
OU
T
7
OU
T
7
VD
DO
8
OU
T
8
OU
T
8
OU
T
9
OU
T
9
VD
DO
9
VD
D
FB
_IN
FB
_IN
IN0
IN0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
64
63
62
61
60
59
58
57
56
55
54
53
52
51
50
49
V
DDO
1
Si5341 64QFN
Top View
RS
VD
RS
VD
GND
Pad
IN1
IN1
IN_SEL0
INTR
X1
XA
XB
X2
OE
RS
T
VDDA
VDDA
IN2
A0/C
S
SD
A/S
D
IO
A1/S
D
O
OU
T0
OU
T0
VD
D
O
0
SC
LK
I2C
_
SEL
OUT1
OUT1
VDDO1
VD
D
O
3
OU
T3
OU
T3
FB_
IN
FB_
IN
IN
0
IN
0
Si5340 44QFN
Top View
1
2
3
4
5
6
7
8
9
10
33
32
31
30
29
28
27
26
25
24
12
13
14
15
16
17
18
19
20
21
44
43
42
41
40
39
38
37
36
35
VD
D
OUT2
OUT2
VDDO2
VDDS
LOL
LOS_XAXB
VD
D
IN
_S
EL1
IN2
11
23
NC
22
VDD
VD
D
34