S i 5 3 4 1 / 4 0
20
Preliminary Rev. 0.9
Figure 5. Si5340 Detailed Block Diagram
RST
OE
÷
N
n0
N
d0
t
0
÷
N
2n
N
2d
÷
N
3n
N
3d
t
2
t
3
÷
N
n1
N
d1
t
1
LPF
PD
PLL
÷
M
n
M
d
LO
L
INTR
LO
SX
AB
S
DA/S
D
IO
A1/
S
DO
SC
LK
A0
/CS
I2C
_
SEL
SPI/
I
2
C
NVM
Status
Monitors
MultiSynth
÷R
0
÷R
2
÷R
3
÷R
1
OUT0
VDDO0
OUT0
OUT2
VDDO2
OUT2
OUT3
VDDO3
OUT3
OUT1
VDDO1
OUT1
Dividers/
Drivers
Zero Delay
Mode
FB_IN
FB_IN
÷P
fb
IN_SEL[1:0]
Synchronous
Mode
÷P
2
÷P
1
÷P
0
IN0
IN0
IN1
IN1
IN2
IN2
XA
XB
25MHz,
48-54MHz
XTAL
Free Run
Mode
OSC
÷P
REF
Si5340
Generator
Clock
VD
D
V
DDA
4
2