![Silicon Laboratories Si5340 Скачать руководство пользователя страница 23](http://html1.mh-extra.com/html/silicon-laboratories/si5340/si5340_manual_1271791023.webp)
Si5341/40
Preliminary Rev. 0.9
23
Figure 7. Crystal Resonator and External Reference Clock Connection Options
4.3.2. Input Clocks (IN0, IN1, IN2)
Three input clocks are available to synchronize the PLL when operating in synchronous mode. Each of the inputs
can be configured as differential, single-ended, or LVCMOS. The recommended input termination schemes are
shown in Figure 8. Differential signals must be AC coupled, while single-ended LVCMOS signals can be AC or DC
coupled. Unused inputs can be disabled by register configuration.
Figure 8. Termination of Differential and LVCMOS Input Signals
XO
100
Differential XO
Connection
2xC
L
2xC
L
XB
XA
OSC
2xC
L
2xC
L
XB
XA
OSC
XO
Single-ended XO
Connection
Crystal Resonator
Connection
OSC
XB
XA
XTAL
2xC
L
2xCL
÷P
REF
÷P
REF
÷P
REF
DC Coupled LVCMOS
AC Coupled Single-ended
50
50
100
50
3.3V, 2.5V, 1.8V
LVCMOS
50
AC Coupled Differential
INx
INx
LVCMOS
DIFF
INx
INx
LVCMOS
DIFF
INx
INx
LVCMOS
DIFF
Si5341/40
Si5341/40
Si5341/40
50