Rev. 1.0
139
Si4010-C2
SFR Address = 0xC9
SFR Definition 34.1. TMR_CLKSEL
Bit
7
6
5
4
3
2
1
0
Name
TMR3H_MODE
TMR3L_MODE
TMR2H_MODE
TMR2L_MODE
Type
R/W
R/W
R/W
R/W
Reset
0
0
0
0
0
0
0
0
Bit
Name
Function
7:6
TMR3H_
MODE
Timer 3 High Byte Mode Select.
Timer 3 high half in split mode. Ignored if Timer 3 is in wide mode.
00: CLK_SYS
01: CLK_SYS/12
10: RTC_TICK = 5.33 µs
11: RTC_PULSE = 100 µs
5:4
TMR3L_
MODE
Timer 3 Low Byte Mode Select.
Timer 3 low half in split mode or full timer in wide mode clock selection.
00: CLK_SYS
01: CLK_SYS/12
10: RTC_TICK = 5.33 µs
11: RTC_PULSE = 100 µs
3:2
TMR2H_
MODE
Timer 2 High Byte Mode Select.
Timer 2 high half in split mode. Ignored if Timer 2 is in wide mode.
00: CLK_SYS
01: CLK_SYS/12
10: RTC_TICK = 5.33 µs
11: RTC_PULSE = 100 µs
1:0
TMR2L_
MODE
Timer 2 Low Byte Mode Select.
Timer 2 low half in split mode or full timer in wide mode clock selection.
00: CLK_SYS
01: CLK_SYS/12
10: RTC_TICK = 5.33 µs
11: RTC_PULSE = 100 µs