
EM358x
Rev. 0.4
61
7.11 Registers
GPIO_PxCFGL
GPIO_PACFGL
Port A Configuration Register (Low)
Address: 0x4000B000 Reset: 0x4444
GPIO_PBCFGL
Port B Configuration Register (Low)
Address: 0x4000B200 Reset: 0x4444
GPIO_PCCFGL
Port C Configuration Register (Low)
Address: 0x4000B400 Reset: 0x4444
Substitute A, B, or C for x in the following detail description.
31
30
29
28
27
26
25
24
0
0
0
0
0
0
0
0
23
22
21
20
19
18
17
16
0
0
0
0
0
0
0
0
15
14
13
12
11
10
9
8
Px3_CFG
Px2_CFG
7
6
5
4
3
2
1
0
Px1_CFG
Px0_CFG
Bitname
Bitfield
Access
Description
Px3_CFG
[15:12]
RW
GPIO configuration control.
0x0: Analog, input or output (GPIO_PxIN always reads 1).
0x1: Output, push-pull (GPIO_PxOUT controls the output).
0x4: Input, floating.
0x5: Output, open-drain (GPIO_PxOUT controls the output).
0x6: SWDIO, bidirectional (only for retaining SWDIO functionality of PC4
when the GPIO_DEBUGDIS bit of the GPIO_DBGCFG register is set).
0x8: Input, pulled up or down (selected by GPIO_PxOUT: 0 = pull-down,
1 = pull-up).
0x9: Alternate output, push-pull (peripheral controls the output).
0xB: Alternate output SPI slave MISO, push-pull (only for SPI slave
mode MISO)
0xD: Alternate output, open-drain (peripheral controls the output).
Px2_CFG
[11:8]
RW
GPIO configuration control: see Px3_CFG above.
Px1_CFG
[7:4]
RW
GPIO configuration control: see Px3_CFG above.
Px0_CFG
[3:0]
RW
GPIO configuration control: see Px3_CFG above.
Содержание EMBER EM358 series
Страница 2: ...EM358x 2 Rev 0 4 ...
Страница 7: ...EM358x Rev 0 4 7 ...