
EM358x
50
Rev. 0.4
PERIPHERAL_DISABLE
Peripheral Disable Register
Address: 0x40004038 Reset: 0x0
31
30
29
28
27
26
25
24
0
0
0
0
0
0
0
0
23
22
21
20
19
18
17
16
0
0
0
0
0
0
0
0
15
14
13
12
11
10
9
8
0
0
0
0
0
0
0
PERIDIS_USB
7
6
5
4
3
2
1
0
PERIDIS_
RSVD7
PERIDIS_
RSVD6
PERIDIS_RSVD PERIDIS_ADC PERIDIS_TIM2 PERIDIS_TIM1 PERIDIS_SC1 PERIDIS_SC2
Bitname
Bitfield
Access Description
PERIDIS_USB
[8]
RW
Disable the clock to the USB peripheral
PERIDIS_RSVD7
[7]
RW
Reserved: This bit must be set to 1.
PERIDIS_RSVD6
[6]
RW
Reserved: This bit must be set to 1.
PERIDIS_RSVD
[5]
RW
Reserved: this bit can change during normal operation. When writing to
PERIPHERAL_DISABLE, the value of this bit must be preserved.
PERIDIS_ADC
[4]
RW
Disable the clock to the ADC peripheral.
PERIDIS_TIM2
[3]
RW
Disable the clock to the TIM2 peripheral.
PERIDIS_TIM1
[2]
RW
Disable the clock to the TIM1 peripheral.
PERIDIS_SC1
[1]
RW
Disable the clock to the SC1 peripheral.
PERIDIS_SC2
[0]
RW
Disable the clock to the SC2 peripheral.
5.6 Security Accelerator
The EM358x contains a hardware AES encryption engine accessible from the ARM
®
Cortex
TM
-M3. NIST-based
CCM, CCM*, CBC-MAC, and CTR modes are implemented in hardware. These modes are described in the IEEE
802.15.4-2003 specification, with the exception of CCM*, which is described in the ZigBee Security Services
Specification 1.0.
Содержание EMBER EM358 series
Страница 2: ...EM358x 2 Rev 0 4 ...
Страница 7: ...EM358x Rev 0 4 7 ...