
EM358x
Rev. 0.4
195
Bitname
Bitfield
Access Description
TIM_OPM
[3]
RW
One Pulse Mode.
0: Counter does not stop counting at the next UEV.
1: Counter stops counting at the next UEV (and clears the bit TIM_CEN).
TIM_URS
[2]
RW
Update Request Source.
0: When enabled, update interrupt requests are sent as soon as registers
are updated (counter overflow/underflow, setting the TIM_UG bit, or
update generation through the slave mode controller).
1: When enabled, update interrupt requests are sent only when the
counter reaches overflow or underflow.
TIM_UDIS
[1]
RW
Update Disable.
0: A UEV is generated as soon as a counter overflow occurs, a software
update is generated, or a hardware reset is generated by the slave mode
controller. Shadow registers are then loaded with their buffer register
values.
1: A UEV is not generated and shadow registers keep their value
(TIMx_ARR, TIMx_PSC, TIMx_CCRy). The counter and the prescaler
are reinitialized if the TIM_UG bit is set or if a hardware reset is received
from the slave mode controller.
TIM_CEN
[0]
RW
Counter Enable.
0: Counter disabled.
1: Counter enabled.
Note: External clock, gated mode and encoder mode can work only if the
TIM_CEN bit has been previously set by software. Trigger mode sets the
TIM_CEN bit automatically through hardware.
Содержание EMBER EM358 series
Страница 2: ...EM358x 2 Rev 0 4 ...
Страница 7: ...EM358x Rev 0 4 7 ...