![Seiko Epson S1C17153 Скачать руководство пользователя страница 37](http://html1.mh-extra.com/html/seiko-epson/s1c17153/s1c17153_technical-manual_1235939037.webp)
6 inTeRRuPT COnTROlleR (iTC)
6-6
Seiko epson Corporation
S1C17153 TeChniCal Manual
(Rev. 1.0)
If an interrupt requests of higher priority occurs while the ITC outputs an interrupt request signal to the
S1C17 Core (before acceptance by the S1C17 Core), the ITC alters the vector number and interrupt
level signals to the setting details of the most recent interrupt. The immediately preceding interrupt is
held.
7.2 Interrupt Level Bits
Table 6.
Register
Bit
interrupt
ITC_LV0(0x4306)
ILV0[2:0] (D[2:0])
P0 port interrupt
(ILV1[2:0] (D[10:8]))
Reserved
ITC_LV1(0x4308)
(ILV2[2:0] (D[2:0]))
Reserved
ILV3[2:0] (D[10:8])
Clock timer interrupt
ITC_LV2(0x430a)
ILV4[2:0] (D[2:0])
RTC interrupt
(ILV5[2:0] (D[10:8]))
Reserved
ITC_LV3(0x430c)
ILV6[2:0] (D[2:0])
LCD interrupt
ILV7[2:0] (D[10:8])
16-bit PWM timer Ch.0 interrupt
ITC_LV5(0x4310)
ILV10[2:0] (D[2:0])
8-bit timer Ch.0 interrupt
(ILV11[2:0] (D[10:8])) Reserved
ITC_LV6(0x4312)
ILV12[2:0] (D[2:0])
UART Ch.0 interrupt
(ILV13[2:0] (D[10:8])) Reserved
ITC_LV7(0x4314)
ILV14[2:0] (D[2:0])
SPI Ch.0 interrupt
(ILV15[2:0] (D[10:8])) Reserved