![Seiko Epson S1C17153 Скачать руководство пользователя страница 177](http://html1.mh-extra.com/html/seiko-epson/s1c17153/s1c17153_technical-manual_1235939177.webp)
aPPenDiX a liST OF i/O ReGiSTeRS
S1C17153 TeChniCal Manual
Seiko epson Corporation
aP-a-7
(Rev. 1.0)
Register name address
Bit
name
Function
Setting
init. R/W
Remarks
lCD Booster
Clock Control
Register
(lCD_BClK)
0x5071
(8 bits)
D7
–
reserved
–
–
–
0 when being read.
D6–4
lCDBClKD
[2:0]
LCD booster clock division ratio
select
LCDBCLK
D[2:0]
Division ratio
0x0 R/W
OSC3B
OSC1A
0x7
0x6
0x5
0x4
0x3
0x2
0x1
0x0
–
1/4096
1/2048
1/1024
1/512
1/256
1/128
1/64
–
–
–
–
1/64
1/32
1/16
1/8
D3–2
lCDBClK
SRC[1:0]
LCD Booster clock source select
LCDBCLK
SRC[1:0]
Clock source
0x0 R/W
0x3, 0x2
0x1
0x0
reserved
OSC1A
OSC3B
D1
–
reserved
–
–
–
0 when being read.
D0
lCDBClKe
LCD Booster clock enable
1 Enable
0 Disable
0
R/W
lCD Display
Control Register
(lCD_DCTl)
0x50a0
(8 bits)
D7–5
–
reserved
–
–
–
0 when being read.
D4
DSPReV
Reverse display control
1 Normal
0 Reverse
1
R/W
D3–2
–
reserved
–
–
–
0 when being read.
D1–0
DSPC[1:0]
LCD display control
DSPC[1:0]
Display
0x0 R/W
0x3
0x2
0x1
0x0
All off
All on
Normal display
Display off
lCD Clock
Control Register
(lCD_CCTl)
0x50a2
(8 bits)
D7–6
FRMCnT[1:0]
Frame frequency control
FRMCNT[1:0] Division ratio
0x1 R/W Source clock: LCLK
0x3
0x2
0x1
0x0
1/16
1/12
1/8
1/4
D5–3
–
reserved
–
–
–
0 when being read.
D2–0
lDuTY[2:0]
LCD duty select
LDUTY[2:0]
Duty
0x3 R/W
0x7–0x4
0x3
0x2
0x1
0x0
reserved
1/4
1/3
1/2
Static
lCD Voltage
Regulator
Control Register
(lCD_VReG)
0x50a3
(8 bits)
D7–5
–
reserved
–
–
–
0 when being read.
D4
lhVlD
V
C
heavy load protection mode
1 On
0 Off
0
R/W
D3–1
–
reserved
–
–
–
0 when being read.
D0
VCSel
Reference voltage select
1 V
C2
0 V
C1
0
R/W
lCD interrupt
Mask Register
(lCD_iMSK)
0x50a5
(8 bits)
D7–1
–
reserved
–
–
–
0 when being read.
D0
iFRMen
Frame signal interrupt enable
1 Enable
0 Disable
0
R/W
lCD interrupt
Flag Register
(lCD_iFlG)
0x50a6
(8 bits)
D7–1
–
reserved
–
–
–
0 when being read.
D0
iFRMFlG
Frame signal interrupt flag
1 Occurred
0 Not occurred
0
R/W Reset by writing 1.
0x5100–0x5102
SVD Circuit
Register name address
Bit
name
Function
Setting
init. R/W
Remarks
SVD enable
Register
(SVD_en)
0x5100
(8 bits)
D7–1
–
reserved
–
–
–
0 when being read.
D0
SVDen
SVD enable
1 Enable
0 Disable
0
R/W
SVD
Comparison
Voltage Register
(SVD_CMP)
0x5101
(8 bits)
D7–5
–
reserved
–
–
–
0 when being read.
D4–0
SVDC[4:0]
SVD comparison voltage select
SVDC[4:0]
Voltage
0x0 R/W
0x1f–0x1b
0x1a
0x19
0x18
0x17
0x16
0x15
0x14
0x13
0x12
0x11
0x10
0xf
0xe
0xd–0x0
reserved
3.18 V
3.08 V
2.98 V
2.88 V
2.78 V
2.68 V
2.58 V
2.48 V
2.38 V
2.28 V
2.18 V
2.08 V
1.98 V
reserved
SVD Detection
Result Register
(SVD_RSlT)
0x5102
(8 bits)
D7–1
–
reserved
–
–
–
0 when being read.
D0
SVDDT
SVD detection result
1 Low
0 Normal
×
R