![Seiko Epson S1C17153 Скачать руководство пользователя страница 181](http://html1.mh-extra.com/html/seiko-epson/s1c17153/s1c17153_technical-manual_1235939181.webp)
aPPenDiX a liST OF i/O ReGiSTeRS
S1C17153 TeChniCal Manual
Seiko epson Corporation
aP-a-11
(Rev. 1.0)
0x5068, 0x5400–0x540c
16-bit PWM Timer Ch.0
Register name address
Bit
name
Function
Setting
init. R/W
Remarks
T16a Clock
Control Register
Ch.0
(T16a_ClK0)
0x5068
(8 bits)
D7–4
T16aClKD
[3:0]
Clock division ratio select
T16ACLKD
[3:0]
Division ratio
0x0 R/W
OSC3B OSC1A
0xf
0xe
0xd
0xc
0xb
0xa
0x9
0x8
0x7
0x6
0x5
0x4
0x3
0x2
0x1
0x0
–
1/16384
1/8192
1/4096
1/2048
1/1024
1/512
1/256
1/128
1/64
1/32
1/16
1/8
1/4
1/2
1/1
–
–
–
–
–
–
–
1/256
1/128
1/64
1/32
1/16
1/8
1/4
1/2
1/1
D3–2
T16aClK
SRC[1:0]
Clock source select
T16ACLKSRC
[1:0]
Clock source
0x0 R/W
0x3
0x2
0x1
0x0
External clock
reserved
OSC1A
OSC3B
D1
–
reserved
–
–
–
0 when being read.
D0
T16aClKe
Count clock enable
1 Enable
0 Disable
0
R/W
T16a Counter
Ch.0 Control
Register
(T16a_CTl0)
0x5400
(16 bits)
D15–7
–
reserved
–
–
–
0 when being read.
D6
hCM
Half clock mode enable
1 Enable
0 Disable
0
R/W
D5–4
–
reserved
–
–
–
0 when being read.
D3
CBuFen
Compare buffer enable
1 Enable
0 Disable
0
R/W
D2
TRMD
Count mode select
1 One-shot
0 Repeat
0
R/W
D1
PReSeT
Counter reset
1 Reset
0 Ignored
0
W 0 when being read.
D0
PRun
Counter run/stop control
1 Run
0 Stop
0
R/W
T16a Counter
Ch.0 Data
Register
(T16a_TC0)
0x5402
(16 bits)
D15–0
T16aTC
[15:0]
Counter data
T16ATC15 = MSB
T16ATC0 = LSB
0x0 to 0xffff
0x0
R
T16a
Comparator/
Capture Ch.0
Control Register
(T16a_CCCTl0)
0x5404
(16 bits)
D15–14
CaPBTRG
[1:0]
Capture B trigger select
CAPBTRG[1:0] Trigger edge
0x0 R/W
0x3
0x2
0x1
0x0
↑
and
↓
↓
↑
None
D13–12
TOuTBMD
[1:0]
TOUT B mode select
TOUTBMD[1:0]
Mode
0x0 R/W
0x3
0x2
0x1
0x0
cmp B:
↑
or
↓
cmp A:
↑
or
↓
cmp A:
↑
, B:
↓
Off
D11–10
–
reserved
–
–
–
0 when being read.
D9
TOuTBinV
TOUT B invert
1 Invert
0 Normal
0
R/W
D8
CCBMD
T16A_CCB register mode select
1 Capture
0 Comparator
0
R/W
D7–6
CaPaTRG
[1:0]
Capture A trigger select
CAPATRG[1:0] Trigger edge
0x0 R/W
0x3
0x2
0x1
0x0
↑
and
↓
↓
↑
None
D5–4
TOuTaMD
[1:0]
TOUT A mode select
TOUTAMD[1:0]
Mode
0x0 R/W
0x3
0x2
0x1
0x0
cmp B:
↑
or
↓
cmp A:
↑
or
↓
cmp A:
↑
, B:
↓
Off
D3–2
–
reserved
–
–
–
0 when being read.
D1
TOuTainV
TOUT A invert
1 Invert
0 Normal
0
R/W
D0
CCaMD
T16A_CCA register mode select
1 Capture
0 Comparator
0
R/W
T16a
Comparator/
Capture Ch.0
a
Data Register
(T16a_CCa0)
0x5406
(16 bits)
D15–0
CCa[15:0]
Compare/capture A data
CCA15 = MSB
CCA0 = LSB
0x0 to 0xffff
0x0 R/W
T16a
Comparator/
Capture Ch.0 B
Data Register
(T16a_CCB0)
0x5408
(16 bits)
D15–0
CCB[15:0]
Compare/capture B data
CCB15 = MSB
CCB0 = LSB
0x0 to 0xffff
0x0 R/W