Circuit Operating Descriptions
7-50
7-15 DVD Data Processor
(1) Outline
SIC1(S5L1455) performs Sync detection, EFM demodulation and error correction and Spindle motor control (CLV
control) after inputting sliced EFM signal of RF signal at disc playback and EFM read clock (PLCK) signal generat-
ed from PLL. Outputs data which converted to the last audio and video from A/V decoder (ZIC1). SIC1 uses exter-
nal memory(4M DRAM) as buffer as well as for error correction and carries out Variable Bit Rate transfer function.
VBR function uses the external buffer as buffer to absorb the difference of transfer rate occurring because the trans-
fer rate of disc playback is faster than data transfer rate demanded by A/V decoder (Video/Audio Signal Process
Chip).
In case of general disc refresh, the memory is almost filled up periodically. It is because Write rate to memory after
disc playback and signal process is faster than Read of A/V decoder. When the memory is filled, this status is report-
ed by interrupt to main micom, which controls the servo to kick back the pick-up to the previous track after mem-
orizing the last data read from disc until now. It takes some times to jump to the previous track and return to the
original(jump location) again. The memory will have an empty space because A/V decoder reads out data of mem-
ory.
When the memory has an empty space, where data can be processed and written and the pick-up correctly gets to
the original location(before kick back location) again, it reads data again avoids the interrupt of data read previ-
ously. The basic operation repeats to perform as described above.
(2) Block Diagram
Fig. 7-46
(S5L1463)
RF IC
27MHz
33.8688MHz
(FAN8728)
Motor Driver
SIC3
RIC1
SIC1
ZIC1
ZIC8
ZIC2
SIC2
4Mbit
EDO
DRAM
(S5L1455)
Digital Servo
&
DSP
(Vaddis 5E)
MPEG Decoder
&
CPU
ZIC3
Flash Memory
1Mbit
64Mbit
SDRAM
FR
FOKB
FOD
TRD
SLD
SPD
VREF
27MHz
16.9344MHz
STROBE
REQUEST
DACK
SDATA(7..0)
DVDSOS
ERROR
SENSE
SLOCK
DSPWAIT
DSPIRQ
RSTB
RFO
SRQ
SCL
SDA
SCLK
RXD
TXD
RRQ
SRQ
SCLK
RXD
TXD
RRQ
FOKB
/FLASHCS
/RD
/WD
MEMAD(19..0)
MEMDA(15..0)
/DSPCS
/RD
/WD
MEMAD0
MEMDA(7..0)
/FLASHCS
/DSPCS
/RD
/WD
MEMAD(19..0)
MEMAD(15..0)
D(15..0)
A(8..0)
/RAS
/LCAS
/UCAS
/WE
/OE
RAMADD(0..11)
RAMDA
T(0..15)
RAMCLK
RAMBA(0..1)
/CS
/RAS
/CAS
/WE
RAMDQM
RAMCLk
DFCT
MIRR
RF_DA
T
RF_CLK
MON
RF_CLKEN
MIRR_LPF
ENV
OPEAK
PLLDFCT
AFEQO
CE
FE
TE
FGINT
LD_MUTE
MD_MUTE
CLOSE
OPEN
ZIC7
2Kbit
E PROM
2
(TC74VHCT125)
Level Shifter
IC601
(MN101D06F)
VCR Main
u-COM
Содержание SV-DVD40
Страница 82: ...Circuit Operating Descriptions 7 7 Fig 7 12 Block Diagram ...
Страница 116: ...Circuit Operating Descriptions 7 41 3 Block Diagram Fig 7 38 LA70100M Block Diagram ...
Страница 141: ...VCR Deck Operating Description 8 12 Samsung Electronics Fig 8 14 Mecha Timing Chart ...
Страница 156: ...Samsung Electronics 11 1 11 Wiring Diagram ...
Страница 158: ...Schematic Diagrams 12 2 Samsung Electronics 6 1 S M P S ...
Страница 159: ...Schematic Diagrams Samsung Electronics 12 3 6 2 Power Drive ...
Страница 160: ...Schematic Diagrams 12 4 Samsung Electronics DT701 6 3 Display Function ...
Страница 161: ...Schematic Diagrams Samsung Electronics 12 5 6 4 System Control Servo ...
Страница 162: ...Schematic Diagrams 12 6 Samsung Electronics 6 5 A V ...
Страница 163: ...Schematic Diagrams Samsung Electronics 12 7 6 6 Hi Fi ...
Страница 164: ...Schematic Diagrams 12 8 Samsung Electronics 6 7 A2 NICAM ...
Страница 165: ...Schematic Diagrams Samsung Electronics 12 9 6 8 SECAM Option ...
Страница 166: ...Schematic Diagrams 12 10 Samsung Electronics 6 9 OSD VPS PDC ...
Страница 167: ...Schematic Diagrams Samsung Electronics 12 11 6 10 TM ...
Страница 168: ...Schematic Diagrams 12 12 Samsung Electronics 6 11 Input Output ...
Страница 169: ...Schematic Diagrams Samsung Electronics 12 13 6 12 DVD AV Decoder ...
Страница 170: ...Schematic Diagrams 12 14 Samsung Electronics 6 13 DVD Servo ...
Страница 171: ...Schematic Diagrams Samsung Electronics 12 15 6 14 DVD Audio Video ...