Rev. 1.50, 10/04, page 432 of 448
Bit Bit
Name
Initial
Value R/W
Description
31 to 6
H'000000F
R
Reserved
The write value must be the initial value.
5
RABD
1
R/W
Speculative execution bit for subroutine return
0: Instruction fetch for subroutine return is issued
speculatively. When this bit is set to 0, refer to
Appendix C, Speculative Execution for Subroutine
Return.
1: Instruction fetch for subroutine return is not issued
speculatively.
4
0 R
Reserved
The write value must be the initial value.
3
INTMU
0
R/W
Interrupt mode switch bit
0: SR.IMASK is not changed when an interrupt is
accepted.
1: SR.IMASK is changed to the accepted interrupt level.
2 to 0
All
0
R
Reserved
The write value must be the initial value.
Содержание SuperH SH-4A
Страница 2: ...Rev 1 50 10 04 page ii of xx ...
Страница 8: ...Rev 1 50 10 04 page viii of xx ...
Страница 116: ...Rev 1 50 10 04 page 96 of 448 ...
Страница 178: ...Rev 1 50 10 04 page 158 of 448 ...
Страница 206: ...Rev 1 50 10 04 page 186 of 448 ...
Страница 231: ...Rev 1 50 10 04 page 211 of 448 Possible Exceptions Slot illegal instruction exception ...
Страница 235: ...Rev 1 50 10 04 page 215 of 448 Possible Exceptions Slot illegal instruction exception ...
Страница 238: ...Rev 1 50 10 04 page 218 of 448 Possible Exceptions Slot illegal instruction exception ...
Страница 408: ...Rev 1 50 10 04 page 388 of 448 Possible Exceptions Inexact Not generated when FPSCR PR 1 ...
Страница 445: ...Rev 1 50 10 04 page 425 of 448 Possible Exceptions Invalid operation Overflow Underflow Inexact ...
Страница 446: ...Rev 1 50 10 04 page 426 of 448 ...
Страница 468: ...Rev 1 50 10 04 page 448 of 448 ...
Страница 471: ......
Страница 472: ...SH 4A Software Manual ...