Rev. 1.50, 10/04, page 318 of 448
10.1.68 SHLRn (n bits Shift Logical Right): Shift Instruction
Format
Operation
Instruction Code
Cycle
T Bit
SHLR2 Rn
Rn>>2
→
Rn
0100nnnn00001001
1 —
SHLR8 Rn
Rn>>8
→
Rn
0100nnnn00011001
1 —
SHLR16 Rn
Rn>>16
→
Rn
0100nnnn00101001
1 —
Description:
This instruction logically shifts the contents of general register Rn 2, 8, or 16 bits to
the right, and stores the result in Rn. The bits shifted out of the operand are discarded.
MSB
LSB
0
SHLR8
SHLR16
MSB
LSB
0
MSB
LSB
0
SHLR2
Notes:
None
Содержание SuperH SH-4A
Страница 2: ...Rev 1 50 10 04 page ii of xx ...
Страница 8: ...Rev 1 50 10 04 page viii of xx ...
Страница 116: ...Rev 1 50 10 04 page 96 of 448 ...
Страница 178: ...Rev 1 50 10 04 page 158 of 448 ...
Страница 206: ...Rev 1 50 10 04 page 186 of 448 ...
Страница 231: ...Rev 1 50 10 04 page 211 of 448 Possible Exceptions Slot illegal instruction exception ...
Страница 235: ...Rev 1 50 10 04 page 215 of 448 Possible Exceptions Slot illegal instruction exception ...
Страница 238: ...Rev 1 50 10 04 page 218 of 448 Possible Exceptions Slot illegal instruction exception ...
Страница 408: ...Rev 1 50 10 04 page 388 of 448 Possible Exceptions Inexact Not generated when FPSCR PR 1 ...
Страница 445: ...Rev 1 50 10 04 page 425 of 448 Possible Exceptions Invalid operation Overflow Underflow Inexact ...
Страница 446: ...Rev 1 50 10 04 page 426 of 448 ...
Страница 468: ...Rev 1 50 10 04 page 448 of 448 ...
Страница 471: ......
Страница 472: ...SH 4A Software Manual ...