Rev. 1.50, 10/04, page 349 of 448
10.2.5
LDS (Load to FPU System register): System Control Instruction
Format
Operation
Instruction Code
Cycle
T Bit
LDS Rm,FPUL
Rm
→
FPUL
0100mmmm01011010
1 —
LDS.L @Rm+,FPUL
(Rm)
→
FPUL, Rm + 4
→
Rm
0100mmmm01010110
1
—
LDS Rm,FPSCR
Rm
→
FPSCR
0100mmmm01101010
1
—
LDS.L @Rm+,FPSCR
(Rm)
→
FPSCR, Rm + 4
→
Rm
0100mmmm01100110
1
—
Description:
This instruction loads the source operand into FPU system registers FPUL and
FPSCR.
Notes:
None
Operation:
#define FPSCR_MASK 0x003FFFFF
LDSFPUL(int m, int *FPUL) /* LDS Rm,FPUL */
{
*FPUL = R[m];
PC += 2;
}
LDSMFPUL(int m, int *FPUL) /* LDS.L @Rm+,FPUL */
{
*FPUL = Read_Long(R[m]);
R[m] += 4;
PC += 2;
}
LDSFPSCR(int m) /* LDS Rm,FPSCR */
{
FPSCR = R[m] & FPSCR_MASK;
PC += 2;
}
Содержание SuperH SH-4A
Страница 2: ...Rev 1 50 10 04 page ii of xx ...
Страница 8: ...Rev 1 50 10 04 page viii of xx ...
Страница 116: ...Rev 1 50 10 04 page 96 of 448 ...
Страница 178: ...Rev 1 50 10 04 page 158 of 448 ...
Страница 206: ...Rev 1 50 10 04 page 186 of 448 ...
Страница 231: ...Rev 1 50 10 04 page 211 of 448 Possible Exceptions Slot illegal instruction exception ...
Страница 235: ...Rev 1 50 10 04 page 215 of 448 Possible Exceptions Slot illegal instruction exception ...
Страница 238: ...Rev 1 50 10 04 page 218 of 448 Possible Exceptions Slot illegal instruction exception ...
Страница 408: ...Rev 1 50 10 04 page 388 of 448 Possible Exceptions Inexact Not generated when FPSCR PR 1 ...
Страница 445: ...Rev 1 50 10 04 page 425 of 448 Possible Exceptions Invalid operation Overflow Underflow Inexact ...
Страница 446: ...Rev 1 50 10 04 page 426 of 448 ...
Страница 468: ...Rev 1 50 10 04 page 448 of 448 ...
Страница 471: ......
Страница 472: ...SH 4A Software Manual ...