Rev. 1.50, 10/04, page 208 of 448
10.1.4
AND (AND Logical): Logical Instruction
Format
Operation
Instruction Code
Cycle
T Bit
AND Rm,Rn
Rn & Rm
→
Rn
0010nnnnmmmm1001
1
—
AND #imm,R0
R0 & imm
→
R0
11001001iiiiiiii
1 —
AND.B #imm,@(R0,GBR)
(R0 + GBR) & imm
→
(R0 + GBR)
11001101iiiiiiii
3 —
Description:
This instruction ANDs the contents of general registers Rn and Rm and stores the
result in Rn.
This instruction can be used to AND general register R0 contents with zero-extended 8-bit
immediate data, or, in indexed GBR indirect addressing mode, to AND 8-bit memory with 8-bit
immediate data.
Notes:
With AND #imm,R0, the upper 24 bits of R0 are always cleared as a result of the
operation.
Operation:
AND(long m, long n) /* AND Rm,Rn */
{
R[n] &= R[m];
PC += 2;
}
ANDI(long i) /* AND #imm,R0 */
{
R[0] &= (0x000000FF & (long)i);
PC += 2;
}
ANDM(long i) /* AND.B #imm,@(R0,GBR) */
{
long temp;
temp = (long)Read_Byte(GBR+R[0]);
Содержание SuperH SH-4A
Страница 2: ...Rev 1 50 10 04 page ii of xx ...
Страница 8: ...Rev 1 50 10 04 page viii of xx ...
Страница 116: ...Rev 1 50 10 04 page 96 of 448 ...
Страница 178: ...Rev 1 50 10 04 page 158 of 448 ...
Страница 206: ...Rev 1 50 10 04 page 186 of 448 ...
Страница 231: ...Rev 1 50 10 04 page 211 of 448 Possible Exceptions Slot illegal instruction exception ...
Страница 235: ...Rev 1 50 10 04 page 215 of 448 Possible Exceptions Slot illegal instruction exception ...
Страница 238: ...Rev 1 50 10 04 page 218 of 448 Possible Exceptions Slot illegal instruction exception ...
Страница 408: ...Rev 1 50 10 04 page 388 of 448 Possible Exceptions Inexact Not generated when FPSCR PR 1 ...
Страница 445: ...Rev 1 50 10 04 page 425 of 448 Possible Exceptions Invalid operation Overflow Underflow Inexact ...
Страница 446: ...Rev 1 50 10 04 page 426 of 448 ...
Страница 468: ...Rev 1 50 10 04 page 448 of 448 ...
Страница 471: ......
Страница 472: ...SH 4A Software Manual ...