SH7262/SH7264 Group
Hardware Design Guide
REJ06B0999-0100 Rev. 1.00
Page 20 of 36
Jun. 30, 2010
Table 8 Multiplexed Pins
SH7264
Port Control Register
Peripheral
Function
Pin Name
Register
Name
MD Bit Setting
SH7264
Multiplexed Pin Name
NAF4 to NAF7
(1)
PDCR3
PD15MD[1:0] = B'01
PD14MD[1:0] = B'01
PD13MD[1:0] = B'01
PD12MD[1:0] = B'01
PD15/D15/NAF7/PWM2H
PD14/D14/NAF6/PWM2G
PD13/D13/NAF5/PWM2F
PD12/D12/NAF4/PWM2E
NAF0 to NAF3
(1)
PDCR2
PD11MD[1:0] = B'01
PD10MD[1:0] = B'01
PD9MD[1:0] = B'01
PD8MD[1:0] = B'01
PD11/D11/NAF3/PWM2D
PD10/D10/NAF2/PWM2C
PD9/D9/NAF1/PWM2B
PD8/D8/NAF0/PWM2A
FWE#
(1)
PDCR1
PD7MD[1:0]
=
B'01 PD7/D7/FWE#/PWM1H
FALE
(1)
PDCR1
PD6MD[1:0]
=
B'01 PD6/D6/FALE/PWM1G
FCLE
(1)
PDCR1
PD5MD[1:0]
=
B'01 PD5/D5/FCLE/PWM1F
FRE#
(1)
PDCR1
PD4MD[1:0]
=
B'01 PD4/D4/FRE#/PWM1E
FCE#
PFCR2
PF10MD[2:0] = B'101
PF10/A24/SSIWS3/SSL00/TIOC3B/FCE#
NAND Flash
Memory
Controller
FRB
PFCR2
PF9MD[2:0] = B'101
PF9/A23/SSISCK3/RSPCK0/TIOC3A/FRB
Note 1: Bus State Controller pin functions (D4 to D15) and NAND Flash Memory Controller pin functions
(NAF0 to NAF7, FWE#, FALE, FCLE, and FRE#) are automatically switched. When using the SH7264
in boot mode 0, D0/NAF0 to D7/NAF7 pin functions are selected as default. When using the SH7264
in boot modes 1 to 3, I/O ports pin functions are selected as default.