3
3-21
ADDRESS SPACE
3.4 Internal RAM and SFR Areas
32180 Group User’s Manual (Rev.1.0)
SFR Area Register Map (14/27)
Address
+0 address
+1 address
See pages
b0
b7 b8
b15
H'0080 0A8A
A-D1 Disconnection Detection Assist Method Select Register
11-26
(AD1DDASEL)
H'0080 0A8C
A-D1 Comparate Data Register
11-30
(AD1CMP)
H'0080 0A8E
(Use inhibited area)
H'0080 0A90
10-bit A-D1 Data Register 0
11-31
(AD1DT0)
H'0080 0A92
10-bit A-D1 Data Register 1
11-31
(AD1DT1)
H'0080 0A94
10-bit A-D1 Data Register 2
11-31
(AD1DT2)
H'0080 0A96
10-bit A-D1 Data Register 3
11-31
(AD1DT3)
H'0080 0A98
10-bit A-D1 Data Register 4
11-31
(AD1DT4)
H'0080 0A9A
10-bit A-D1 Data Register 5
11-31
(AD1DT5)
H'0080 0A9C
10-bit A-D1 Data Register 6
11-31
(AD1DT6)
H'0080 0A9E
10-bit A-D1 Data Register 7
11-31
(AD1DT7)
H'0080 0AA0
10-bit A-D1 Data Register 8
11-31
(AD1DT8)
H'0080 0AA2
10-bit A-D1 Data Register 9
11-31
(AD1DT9)
H'0080 0AA4
10-bit A-D1 Data Register 10
11-31
(AD1DT10)
H'0080 0AA6
10-bit A-D1 Data Register 11
11-31
(AD1DT11)
H'0080 0AA8
10-bit A-D1 Data Register 12
11-31
(AD1DT12)
H'0080 0AAA
10-bit A-D1 Data Register 13
11-31
(AD1DT13)
H'0080 0AAC
10-bit A-D1 Data Register 14
11-31
(AD1DT14)
H'0080 0AAE
10-bit A-D1 Data Register 15
11-31
(AD1DT15)
(Use inhibited area)
H'0080 0AD0
(Use inhibited area)
8-bit A-D1 Data Register 0
11-32
(AD18DT0)
H'0080 0AD2
(Use inhibited area)
8-bit A-D1 Data Register 1
11-32
(AD18DT1)
H'0080 0AD4
(Use inhibited area)
8-bit A-D1 Data Register 2
11-32
(AD18DT2)
H'0080 0AD6
(Use inhibited area)
8-bit A-D1 Data Register 3
11-32
(AD18DT3)
H'0080 0AD8
(Use inhibited area)
8-bit A-D1 Data Register 4
11-32
(AD18DT4)
H'0080 0ADA
(Use inhibited area)
8-bit A-D1 Data Register 5
11-32
(AD18DT5)
H'0080 0ADC
(Use inhibited area)
8-bit A-D1 Data Register 6
11-32
(AD18DT6)
H'0080 0ADE
(Use inhibited area)
8-bit A-D1 Data Register 7
11-32
(AD18DT7)
H'0080 0AE0
(Use inhibited area)
8-bit A-D1 Data Register 8
11-32
(AD18DT8)
H'0080 0AE2
(Use inhibited area)
8-bit A-D1 Data Register 9
11-32
(AD18DT9)
H'0080 0AE4
(Use inhibited area)
8-bit A-D1 Data Register 10
11-32
(AD18DT10)
H'0080 0AE6
(Use inhibited area)
8-bit A-D1 Data Register 11
11-32
(AD18DT11)
H'0080 0AE8
(Use inhibited area)
8-bit A-D1 Data Register 12
11-32
(AD18DT12)
H'0080 0AEA
(Use inhibited area)
8-bit A-D1 Data Register 13
11-32
(AD18DT13)
H'0080 0AEC
(Use inhibited area)
8-bit A-D1 Data Register 14
11-32
(AD18DT14)
|
Содержание M32R/ECU Series
Страница 17: ...12 This page is blank for reasons of layout...
Страница 18: ...CHAPTER 1 OVERVIEW 1 1 Outline of the 32180 Group 1 2 Block Diagram 1 3 Pin Functions 1 4 Pin Assignments...
Страница 712: ...CHAPTER 18 OSCILLATOR CIRCUIT 18 1 Oscillator Circuit 18 2 Clock Generator Circuit...
Страница 794: ...CHAPTER 22 TYPICAL CHARACTERISTICS...
Страница 795: ...22 22 2 32180 Group User s Manual Rev 1 0 TYPICAL CHARACTERISTICS To be written at a later time...
Страница 796: ...APPENDIX 1 MECHANICAL SPECIFICAITONS Appendix 1 1 Dimensional Outline Drawing...
Страница 798: ...APPENDIX 2 INSTRUCTION PROCESSING TIME Appendix 2 1 32180 Instruction Processing Time...
Страница 802: ...APPENDIX 3 PROCESSING OF UNUSED PINS Appendix 3 1 Example Processing of Unused Pins...