Appendix A CPU Instruction Set
Rev.3.00 Jul. 19, 2007 page 448 of 532
REJ09B0397-0300
Addressing
Mode/
Instruction Length (Bytes)
Condition Code
Mnemonic
Operand Siz
e
Operation
Branching
Condition
#xx:
8/16
Rn
@Rn
@(d:16,
Rn)
@–Rn/@Rn+
@aa:
8/16
@(d:8,
PC)
@@aa
Implied
I
H
N
Z
V
C
No.
of States
BIXOR #xx:3, @Rd
B C
⊕
(
#xx:3 of @Rd16
)
→
C
4
⎯ ⎯
⎯
⎯
⎯
6
BIXOR #xx:3, @aa:8
B C
⊕
(
#xx:3 of @aa:8
)
→
C
4
⎯ ⎯
⎯
⎯
⎯
6
BRA d:8 (BT d:8)
⎯
PC
←
PC+d:8
2
⎯ ⎯
⎯
⎯
⎯
⎯
4
BRN d:8 (BF d:8)
⎯
PC
←
PC+2
2
⎯ ⎯
⎯
⎯
⎯
⎯
4
BHI d:8
⎯
If C
∨
Z = 0
2
⎯ ⎯
⎯
⎯
⎯
⎯
4
BLS d:8
⎯
condition C
∨
Z = 1
2
⎯ ⎯
⎯
⎯
⎯
⎯
4
BCC d:8 (BHS d:8)
⎯
is
true
C
=
0
2
⎯ ⎯
⎯
⎯
⎯
⎯
4
BCS d:8 (BLO d:8)
⎯
then
C
=
1
2
⎯ ⎯
⎯
⎯
⎯
⎯
4
BNE d:8
⎯
PC
←
Z = 0
2
⎯ ⎯
⎯
⎯
⎯
⎯
4
BEQ d:8
⎯
PC+d:8
Z = 1
2
⎯ ⎯
⎯
⎯
⎯
⎯
4
BVC d:8
⎯
else
next; V
=
0
2
⎯ ⎯
⎯
⎯
⎯
⎯
4
BVS d:8
⎯
V = 1
2
⎯ ⎯
⎯
⎯
⎯
⎯
4
BPL d:8
⎯
N = 0
2
⎯ ⎯
⎯
⎯
⎯
⎯
4
BMI d:8
⎯
N = 1
2
⎯ ⎯
⎯
⎯
⎯
⎯
4
BGE d:8
⎯
N
⊕
V = 0
2
⎯ ⎯
⎯
⎯
⎯
⎯
4
BLT d:8
⎯
N
⊕
V = 1
2
⎯ ⎯
⎯
⎯
⎯
⎯
4
BGT d:8
⎯
Z
∨
(N
⊕
V) = 0
2
⎯ ⎯
⎯
⎯
⎯
⎯
4
BLE d:8
⎯
Z
∨
(N
⊕
V) = 1
2
⎯ ⎯
⎯
⎯
⎯
⎯
4
JMP @Rn
⎯
PC
←
Rn16
2
⎯ ⎯
⎯
⎯
⎯
⎯
4
JMP @aa:16
⎯
PC
←
aa:16
4
⎯ ⎯
⎯
⎯
⎯
⎯
6
JMP @@aa:8
⎯
PC
←
@aa:8
2
⎯ ⎯
⎯
⎯
⎯
⎯
8
BSR d:8
⎯
SP–2
→
SP
PC
→
@SP
PC
←
PC+d:8
2
⎯ ⎯
⎯
⎯
⎯
⎯
6
JSR @Rn
⎯
SP–2
→
SP
PC
→
@SP
PC
←
Rn16
2
⎯ ⎯
⎯
⎯
⎯
⎯
6
JSR @aa:16
⎯
SP–2
→
SP
PC
→
@SP
PC
←
aa:16
4
⎯ ⎯
⎯
⎯
⎯
⎯
8
Содержание F-ZTAT H8 Series
Страница 6: ...Rev 3 00 Jul 19 2007 page iv of xxiv REJ09B0397 0300...
Страница 194: ...7 RAM Rev 3 00 Jul 19 2007 page 168 of 532 REJ09B0397 0300...
Страница 234: ...8 I O Ports Rev 3 00 Jul 19 2007 page 208 of 532 REJ09B0397 0300...
Страница 274: ...9 Timers Rev 3 00 Jul 19 2007 page 248 of 532 REJ09B0397 0300...
Страница 352: ...12 A D Converter Rev 3 00 Jul 19 2007 page 326 of 532 REJ09B0397 0300...
Страница 466: ...16 Electrical Characteristics H8 3854 Group Rev 3 00 Jul 19 2007 page 440 of 532 REJ09B0397 0300...
Страница 561: ......