
MDIO
MDC
LS1028A
XTAL
3V3
2V5
PHY_RS T
S YS TE M
CPLD
S YS TE M
CPLD
3V3
RGMII
(OVDD)
MDI_0_P/N
MDI_1_P/N
MDI_3_P/N
MDI_2_P/N
INTB
RS TB
VDDH_RE G
VDDIO_RE G
4.7K
2V5
2V5
3V3
10K DNP
10K
10K
10K
10K
10K DNP
10K
10K
R162
R163
R416
R415
R414
R160
R159
R164
R413
R160, R159 & R163 : PHY ADDRES S = 002
PHY #1
PHY #1
ECx_GTX_CLK125
S UPPORT
MODE S : S GMII
GPIO1_25
RJ -45 with
Transformer
RJ -45 with
Transformer
1GB
100MB
1.5K
1.5K
4.7K
1V0
LX
AVDDL
DVDDL
AVDD33
VDD33
4.7uH
4.7uH
0 ohm
0 ohm
10
uF
0.
1u
F
10
uF
0.
1u
F
4.
7u
F
0.
1u
F
4.
7u
F
0.
1u
F
3V3
#1
25MHz
25MHz
QUALCOMM AR8033
48-PIN QFN
ECx_RXD3
ECx_RXD2
ECx_RXD1
ECx_RXD0
ECx_RX_CTL
ECx_RX_CLK
ECx_RXD3
ECx_RXD2
ECx_RXD1
ECx_RXD0
ECx_RX_CTL
ECx_RX_CLK
E MI1_MDIO
E MI1_MDC
1588_PULSE _OUT[1]
1588_ALAR M_OUT[1]
1588 Access
Header
TS M-106-01-S-DV-A-P
IEE E _TS TCL K
TS EC_1588_CLK _IN
PI3L50
0-A
1
2
4
6
8
10
12
11
(1)
5
1588_TRIG_IN[1]
(2)
3
(5)
7
9
RS T_IE E E_B
from CP LD
1588_CLK_OUT
(8)
(9)
IEEE-1588 INTERFACE
ECx_TXD0
ECx_TXD1
ECx_TXD2
ECx_TXD3
ECx_TX_CTL
ECx_GTX_CLK
1588_PULSE _OUT[2]
1588 1P PS
SERDES RX
(LANE-A) TX
2V5
TRANS LATOR
MAX14591
1.8V 2.5V
TRANS LATOR
MAX14591
1.8V 2.5V
TRANS LATOR
MAX14591
1.8V 2.5V
E 1_RXD0/P HYADDR 0
E 1_RXD1/P HYADDR 1
E 1_ACT/PHYADDR 2
E 1_RX_CTL/MODE0
E 1_RXD2/MODE1
E 1_RXCLK/MODE 2
E 1_RXD3/MODE3
10K DNP
R158
10K
R413, R414, R415 & R416 : MODE 0001
E 1_RXD0/P HYADDR 0
E 1_RXD1/P HYADDR 1
E 1_ACT/P HYADDR 2
E 1_RX_CTL/MODE0
E 1_RXD2/MODE1
E 1_RXCLK/MODE 2
E 1_RXD3/MODE3
Mux
Mux
Mux
Mux
S AI4_TXD
S AI4_TS YNC
(1)
(4)
TS M-106-01-S-DV-A-P
1
2
4
6
5
3
TS M-106-01-S-DV-A-P
1
2
4
6
5
3
(2)
(3)
S WITCH_1588_DAT0
S WITCH_1588_DAT1
E C1_1722_DAT0
E C1_1722_DAT1
To Audio
Tranceiver
}
S AI4_TXBCLK
MUXS E L_S AI_E N
(From CP LD)
Figure 11. SGMII and IEEE 1588
Table 8. Hardware bootstrap settings for SGMII PHY
Setting
Description
PHY_AD[2:0]
PHY address = 0b00010
MODE[3:0]=0001
SGMII<=>UTP
2.8.2 QSGMII Ethernet
The onboard Ethernet PHY, NXP F104S8A PHY (U24), connects to the TSN switch of the LS1028 processor using QSGMII
protocol over SerDes lane B.
The following figure shows the QSGMII interface.
LS1028ARDB Functional Description
QorIQ LS1028A Reference Design Board Reference Manual, Rev. b, 11/2018
28
COMPANY CONFIDENTIAL
NXP Semiconductors
Содержание QorIQ LS1028A
Страница 111: ......