
Table continued from the previous page...
Field
Function
2-1
SVR01
Controls cfg_svr[0:1] (note the bit order).
0
TEST
Controls processor pin TESTSEL_B.
NOTE: Unlike all other DUTCFG bits, TESTSEL is always driven.
4.51 DUT Configuration 11 (DUTCFG11)
Address
Register
Offset
DUTCFG11
06Bh
Function
The DUTCFG11 register is used to control the CFG_ENG_USE[7:0] signals. The function of these bits are defined by silicon
engineers for special use.
Diagram
Bits
7
6
5
4
3
2
1
0
R
ENGUSE0
W
RRST
SW_ENGU...
1111111
Fields
Field
Function
7
ENGUSE0
Controls (cfg_enguse0):
0= Processor uses differential SYSCLK_P/SYSCLK_N input (LS1043 only).
1= Reserved (default).
6-0
-
Reserved.
4.52 GPIO Registers
The GPIO registers provide an 8-bit general-purpose GPIO port. For the LS1028A RDB, the following connections are provided:
DUT Configuration 11 (DUTCFG11)
QorIQ LS1028A Reference Design Board Reference Manual, Rev. b, 11/2018
NXP Semiconductors
COMPANY CONFIDENTIAL
101
Содержание QorIQ LS1028A
Страница 111: ......