
Table continued from the previous page...
Field
Function
3
SD1REFCLK_S
EL_EN
SD1REFCLK_SEL_EN
SerDes1 reference clock 2 control register enable
0b: REG_SD1REFCLK_SEL Register no effect (default value)
1b: REG_SD1REFCLK_SEL Register take effect
4
EC2_SEL_EN
EC2_SEL_EN
Ethernet controller 2 connection control register enable
0b: REG_RGMII_1588_SEL Register no effect (default value)
1b: REG_RGMII_1588_SEL Register take effect
5
1588_CLK_EN
1588_CLK_EN
1588 interface clock source control enable
0b: REG_1588_CLK_SEL Register no effect (default value)
1b: REG_1588_CLK_SEL Register take effect
6
QSPI_BANK_E
N
QSPI_BANK_EN
QSPI flash bank setting register enable
0b: REG_QSPI_Bank Register no effect (default value)
1b: REG_QSPI_Bank Register take effect
7
SD_EMMC_EN
SD_EMMC_EN
SD or EMMC interface control register enable
0b: REG_SD_EMMC Register no effect (default value)
1b: REG_SD_EMMC Register take effect
3.6 RCW Source Location POR Register 1 (REG_CFG_RCW_
SRC1)
Offset
Register
Offset
REG_CFG_RCW_SRC1 5h
Function
Use this register to configure RCW source POR bits 0-7.
RCW Source Location POR Register 1 (REG_CFG_RCW_SRC1)
QorIQ LS1046A Reference Design Board Reference Manual, Rev. 2, 30 May 2019
NXP Semiconductors
47