
NXP Semiconductors
Quick start ADC1412D, ADC1212D, ADC1112D series
Quick start
QS_ADC1412D_7.doc
© NXP B.V. 2010. All rights reserved.
Quick start
Rev. 7 — 6 August 2010
30 of 41
Fig 30. “USB Configurator” window: pattern acquisition for ADC1212D series
3.5.1.3 Use case ADC1112D series
The hardware connection between the ADC1112D series and the HSDC extension
module has to be described to get correct results. This is done by using the fields in
“Channel 0 Input Configuration” and in “Channel 1 Input Configuration”.
The channel 0 receives the data from ADC channel B (bottom ADC) where ADC MSB is
connected to the 14
th
bit and ADC LSB is connected to the 4
th
bit of the HSDC extension
module. Tune the fields “Input is located on file A between xx (MSB) and xx (LSB)” to
describe this configuration (see
figure 31
).
The channel 1 receives the data from ADC channel A (top ADC) where ADC MSB is
connected to the 1
st
bit and ADC LSB is connected to the 11
th
bit of the HSDC extension
module. Tune the fields “Input is located on file B between xx (MSB) and xx (LSB)” to
describe this configuration (see
figure 31
).
Fig 31. “USB Configurator” window: pattern acquisition for ADC1112D series
3.5.2 Acquisition in LVDS mode
The ADC1412D series (as well as ADC1212D and ADC1112D series) delivers data in
LVDS DDR corresponding in 2 possible configuration (bit-wise or byte-wise).